# XC18V00 Series In-System Programmable Configuration PROMs DS026 (v5.1.0) March 6, 2006 **Product Specification** #### **Features** - In-system programmable 3.3V PROMs for configuration of Xilinx FPGAs - Endurance of 20,000 program/erase cycles - Program/erase over full commercial/industrial voltage and temperature range (-40°C to +85°C) - IEEE Std 1149.1 boundary-scan (JTAG) support - JTAG command initiation of standard FPGA configuration - Simple interface to the FPGA - Cascadable for storing longer or multiple bitstreams - Low-power advanced CMOS FLASH process - Dual configuration modes - Serial Slow/Fast configuration (up to 33 MHz) - Parallel (up to 264 Mb/s at 33 MHz) - 5V tolerant I/O pins accept 5V, 3.3V and 2.5V signals - 3.3V or 2.5V output capability - Design support using the Xilinx ISE Alliance Series<sup>™</sup> and Xilinx ISE Foundation<sup>™</sup> Series software packages - Available in PC20, SO20, PC44, and VQ44 packages - Lead-free (Pb-free) packaging ### **Description** Xilinx introduces the XC18V00 series of in-system programmable configuration PROMs (Figure 1). Devices in this 3.3V family include a 4-megabit, a 2-megabit, a 1-megabit, and a 512-kilobit PROM that provide an easy-to-use, cost-effective method for reprogramming and storing Xilinx FPGA configuration bitstreams. When the FPGA is in Master Serial mode, it generates a configuration clock that drives the PROM. A short access time after $\overline{\text{CE}}$ and OE are enabled, data is available on the PROM DATA (D0) pin that is connected to the FPGA DIN pin. New data is available a short access time after each rising clock edge. The FPGA generates the appropriate number of clock pulses to complete the configuration. When the FPGA is in Slave Serial mode, the PROM and the FPGA are clocked by an external clock. When the FPGA is in Master SelectMAP mode, the FPGA generates a configuration clock that drives the PROM. When the FPGA is in Slave Parallel or Slave SelectMAP mode, an external oscillator generates the configuration clock that drives the PROM and the FPGA. After $\overline{\text{CE}}$ and OE are enabled, data is available on the PROM's DATA (D0-D7) pins. New data is available a short access time after each rising clock edge. The data is clocked into the FPGA on the following rising edge of the CCLK. A free-running oscillator can be used in the Slave Parallel or Slave SelecMAP modes. Multiple devices can be cascaded by using the $\overline{\text{CEO}}$ output to drive the $\overline{\text{CE}}$ input of the following device. The clock inputs and the DATA outputs of all PROMs in this chain are interconnected. All devices are compatible and can be cascaded with other members of the family or with the XC17V00 one-time programmable Serial PROM family. Figure 1: XC18V00 Series Block Diagram © 1999-2006 Xilinx, Inc. All rights reserved. XILINX, the Xilinx logo, and other designated brands included herein are trademarks of Xilinx, Inc. All other trademarks are the property of their respective owners. # **Pinout and Pin Description** Table 1 provides a list of the pin names and descriptions for the 44-pin VQFP and PLCC and the 20-pin SOIC and PLCC packages. Table 1: Pin Names and Descriptions | Pin<br>Name | Boundary-<br>Scan<br>Order | Function | Pin Description | 44-pin<br>VQFP | 44-pin<br>PLCC | 20-pin<br>SOIC &<br>PLCC | |-------------|----------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------|--------------------------| | D0 | 4 | DATA OUT | D0 is the DATA output pin to provide data for | 40 | 2 | 1 | | | 3 | OUTPUT<br>ENABLE | configuring an FPGA in serial mode. | | | | | D1 | 6 | DATA OUT | D0-D7 are the output pins to provide parallel | 29 | 35 | 16 | | | 5 | OUTPUT<br>ENABLE | data for configuring a Xilinx FPGA in Slave Parallel/SelectMAP mode. | | | | | D2 | 2 | DATA OUT | - D1-D7 remain in high-Z state when the PROM operates in serial mode. | 42 | 4 | 2 | | | 1 | OUTPUT<br>ENABLE | D1-D7 can be left unconnected when the PROM is used in serial mode. | | | | | D3 | 8 | DATA OUT | | 27 | 33 | 15 | | | 7 | OUTPUT<br>ENABLE | | | | | | D4 | 24 | DATA OUT | | 9 | 15 | 7 <sup>(1)</sup> | | | 23 | OUTPUT<br>ENABLE | | | | | | D5 | 10 | DATA OUT | | 25 | 31 | 14 | | | 9 | OUTPUT<br>ENABLE | | | | | | D6 | 17 | DATA OUT | | 14 | 20 | 9 | | | 16 | OUTPUT<br>ENABLE | | | | | | D7 | 14 | DATA OUT | | 19 | 25 | 12 | | | 13 | OUTPUT<br>ENABLE | | | | | | CLK | 0 | DATA IN | Each rising edge on the CLK input increments the internal address counter if both $\overline{CE}$ is Low and $\overline{OE}/\overline{RESET}$ is High. | 43 | 5 | 3 | | OE/ | 20 | DATA IN | When Low, this input holds the address | 13 | 19 | 8 | | RESET | 19 | DATA OUT | counter reset and the DATA output is in a high-Z state. This is a bidirectional open-drain | | | | | | 18 | OUTPUT<br>ENABLE | pin that is held Low while the PROM is reset. Polarity is NOT programmable. | | | | | CE | 15 | DATA IN | When $\overline{CE}$ is High, the device is put into low-power standby mode, the address counter is reset, and the DATA pins are put in a high-Z state. | 15 | 21 | 10 | Table 1: Pin Names and Descriptions (Continued) | Pin<br>Name | Boundary-<br>Scan<br>Order | Function | Pin Description | 44-pin<br>VQFP | 44-pin<br>PLCC | 20-pin<br>SOIC &<br>PLCC | |--------------------|----------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------|--------------------------| | CF | 22 | DATA OUT | Allows JTAG CONFIG instruction to initiate | 10 | 16 | 7 <sup>(1)</sup> | | | 21 | OUTPUT<br>ENABLE | FPGA configuration without powering down FPGA. This is an open-drain output that is pulsed Low by the JTAG CONFIG command. | | | | | CEO | 12 | DATA OUT | Chip Enable Output (CEO) is connected to | 21 | 27 | 13 | | | 11 | OUTPUT<br>ENABLE | the $\overline{CE}$ input of the next PROM in the chain. This output is Low when $\overline{CE}$ is Low and OE/RESET input is High, AND the internal address counter has been incremented beyond its Terminal Count (TC) value. $\overline{CEO}$ returns to High when OE/RESET goes Low or $\overline{CE}$ goes High. | | | | | GND | | | GND is the ground connection. | 6, 18, 28 & 41 | 3, 12, 24 &<br>34 | 11 | | TMS | | MODE<br>SELECT | The state of TMS on the rising edge of TCK determines the state transitions at the Test Access Port (TAP) controller. TMS has an internal 50 k $\Omega$ resistive pull-up to provide a logic 1 to the device if the pin is not driven. | 5 | 11 | 5 | | TCK | | CLOCK | This pin is the JTAG test clock. It sequences the TAP controller and all the JTAG test and programming electronics. | 7 | 13 | 6 | | TDI | | DATA IN | This pin is the serial input to all JTAG instruction and data registers. TDI has an internal 50 k $\Omega$ resistive pull-up to provide a logic 1 to the device if the pin is not driven. | 3 | 9 | 4 | | TDO | | DATA OUT | This pin is the serial output for all JTAG instruction and data registers. TDO has an internal 50 k $\Omega$ resistive pull-up to provide a logic 1 to the system if the pin is not driven. | 31 | 37 | 17 | | V <sub>CCINT</sub> | | | Positive 3.3V supply voltage for internal logic. | 17, 35 & 38 <sup>(3)</sup> | 23, 41 &<br>44 <sup>(3)</sup> | 18 & 20 <sup>(3)</sup> | | V <sub>CCO</sub> | | | Positive 3.3V or 2.5V supply voltage connected to the input buffers <sup>(2)</sup> and output voltage drivers. | 8, 16, 26 & 36 | 14, 22, 32<br>& 42 | 19 | | NC | | | No connects. | 1, 2, 4,<br>11, 12, 20,<br>22, 23, 24,<br>30, 32, 33,<br>34, 37, 39, 44 | 1, 6, 7, 8,<br>10, 17, 18,<br>26, 28, 29,<br>30, 36, 38,<br>39, 40, 43 | | - By default, pin 7 is the D4 pin in the 20-pin packages. However, CF →D4 programming option can be set to override the default and route the CF function to pin 7 in the Serial mode. - 2. For devices with IDCODES 0502x093h, the input buffers are supplied by $V_{\text{CCINT}}$ . - 3. For devices with IDCODES 0503x093h, the following V<sub>CCINT</sub> pins are no-connects: pin 38 in 44-pin VQFP package, pin 44 in 44-pin PLCC package, and pin 20 in 20-pin SOIC and 20-pin PLCC packages. # **Pinout Diagrams** # **Xilinx FPGAs and Compatible PROMs** Table 2 provides a list of Xilinx FPGAs and compatible PROMs. Table 2: Xilinx FPGAs and Compatible PROMs | Table 2: XIIINX FPGAS and Compatible PROMS | | | | | | | |--------------------------------------------|-----------------------|----------------------------|--|--|--|--| | Device | Configuration<br>Bits | XC18V00<br>Solution | | | | | | XC2VP2 | 1,305,440 | XC18V02 | | | | | | XC2VP4 | 3,006,560 | XC18V04 | | | | | | XC2VP7 | 4,485,472 | XC18V04 +<br>XC18V512 | | | | | | XC2VP20 | 8,214,624 | 2 of XC18V04 | | | | | | XC2VP30 | 11,364,608 | 3 of XC18V04 | | | | | | XC2VP40 | 15,563,264 | 4 of XC18V04 | | | | | | XC2VP50 | 19,021,472 | 5 of XC18V04 | | | | | | XC2VP70 | 25,604,096 | 6 of XC18V04 +<br>XC18V512 | | | | | | XC2VP100 | 33,645,312 | 8 of XC18V04 +<br>XC18V512 | | | | | | XC2V40 | 338,976 | XC18V512 | | | | | | XC2V80 | 598,816 | XC18V01 | | | | | | XC2V250 | 1,593,632 | XC18V02 | | | | | | XC2V500 | 2,560,544 | XC18V04 | | | | | | XC2V1000 | 4,082,592 | XC18V04 | | | | | | XC2V1500 | 5,170,208 | XC18V04<br>+ XC18V02 | | | | | | XC2V2000 | 6,812,960 | 2 of XC18V04 | | | | | | XC2V3000 | 10,494,368 | 3 of XC18V04 | | | | | | XC2V4000 | 15,659,936 | 4 of XC18V04 | | | | | | XC2V6000 | 21,849,504 | 5 of XC18V04 +<br>XC18V02 | | | | | | XC2V8000 | 26,194,208 | 7 of XC18V04 | | | | | | XCV50 | 559,200 | XC18V01 | | | | | | XCV100 | 781,216 | XC18V01 | | | | | | XCV150 | 1,040,096 | XC18V01 | | | | | | XCV200 | 1,335,840 | XC18V02 | | | | | | XCV300 | 1,751,808 | XC18V02 | | | | | | XCV400 | 2,546,048 | XC18V04 | | | | | | XCV600 | 3,607,968 | XC18V04 | | | | | | XCV800 | 4,715,616 | XC18V04 +<br>XC18V512 | | | | | | XCV1000 | 6,127,744 | XC18V04 +<br>XC18V02 | | | | | | XCV50E | 630,048 | XC18V01 | | | | | Table 2: Xilinx FPGAs and Compatible PROMs | Device | Configuration<br>Bits | XC18V00<br>Solution | |----------|-----------------------|---------------------------| | XCV100E | 863,840 | XC18V01 | | XCV200E | 1,442,016 | XC18V02 | | XCV300E | 1,875,648 | XC18V02 | | XCV400E | 2,693,440 | XC18V04 | | XCV405E | 3,430,400 | XC18V04 | | XCV600E | 3,961,632 | XC18V04 | | XCV812E | 6,519,648 | 2 of XC18V04 | | XCV1000E | 6,587,520 | 2 of XC18V04 | | XCV1600E | 8,308,992 | 2 of XC18V04 | | XCV2000E | 10,159,648 | 3 of XC18V04 | | XCV2600E | 12,922,336 | 4 of XC18V04 | | XCV3200E | 16,283,712 | 4 of XC18V04 | | XC2S15 | 197,696 | XC18V512 | | XC2S30 | 336,768 | XC18V512 | | XC2S50 | 559,200 | XC18V01 | | XC2S100 | 781,216 | XC18V01 | | XC2S150 | 1,040,096 | XC18V01 | | XC2S200 | 1,335,840 | XC18V02 | | XC2S50E | 630,048 | XC18V01 | | XC2S100E | 863,840 | XC18V01 | | XC2S150E | 1,134,496 | XC18V02 | | XC2S200E | 1,442,016 | XC18V02 | | XC2S300E | 1,875,648 | XC18V02 | | XC2S400E | 2,693,440 | XC18V04 | | XC2S600E | 3,961,632 | XC18V04 | | XC3S50 | 439,264 | XC18V512 | | XC3S200 | 1,047,616 | XC18V01 | | XC3S400 | 1,699,136 | XC18V02 | | XC3S1000 | 3,223,488 | XC18V04 | | XC3S1500 | 5,214,784 | XC18V04 +<br>XC18V01 | | XC3S2000 | 7,673,024 | 2 of XC18V04 | | XC3S4000 | 11,316,864 | 3 of XC18V04 | | XC3S5000 | 13,271,936 | 3 of XC18V04 +<br>XC18V01 | ### Capacity | Devices | Configuration Bits | |----------|--------------------| | XC18V04 | 4,194,304 | | XC18V02 | 2,097,152 | | XC18V01 | 1,048,576 | | XC18V512 | 524,288 | ### **In-System Programming** In-System Programmable PROMs can be programmed individually, or two or more can be chained together and programmed in-system via the standard 4-pin JTAG protocol as shown in Figure 2. In-system programming offers quick and efficient design iterations and eliminates unnecessary package handling or socketing of devices. The Xilinx development system provides the programming data sequence using either Xilinx iMPACT software and a download cable, a third-party JTAG development system, a JTAG-compatible board tester, or a simple microprocessor interface that emulates the JTAG instruction sequence. The iMPACT software also outputs serial vector format (SVF) files for use with any tools that accept SVF format and with automatic test equipment All outputs are held in a high-Z state or held at clamp levels during in-system programming. #### OE/RESET The ISP programming algorithm requires issuance of a reset that causes OE to go Low. ### **External Programming** Xilinx reprogrammable PROMs can also be programmed by the Xilinx HW-130, Xilinx MultiPRO, or a third-party device programmer. This provides the added flexibility of using pre-programmed devices with an in-system programmable option for future enhancements and design changes. Figure 2: In-System Programming Operation (a) Solder Device to PCB and (b) Program Using Download Cable # Reliability and Endurance Xilinx in-system programmable products provide a guaranteed endurance level of 20,000 in-system program/erase cycles and a minimum data retention of 20 years. Each device meets all functional, performance, and data retention specifications within this endurance limit. # **Design Security** The Xilinx in-system programmable PROM devices incorporate advanced data security features to fully protect the programming data against unauthorized reading via JTAG. Table 3 shows the security setting available. The read security bit can be set by the user to prevent the internal programming pattern from being read or copied via JTAG. When set, it allows device erase. Erasing the entire device is the only way to reset the read security bit. Table 3: Data Security Options | Reset | Set | |-----------------------|-------------------------| | Read Allowed | Read Inhibited via JTAG | | Program/Erase Allowed | Program/Erase Allowed | | Verify Allowed | Verify Inhibited | ### **IEEE 1149.1 Boundary-Scan (JTAG)** The XC18V00 family is fully compliant with the IEEE Std. 1149.1 Boundary-Scan, also known as JTAG. A Test Access Port (TAP) and registers are provided to support all required boundary-scan instructions, as well as many of the optional instructions specified by IEEE Std. 1149.1. In addition, the JTAG interface is used to implement in-system programming (ISP) to facilitate configuration, erasure, and verification operations on the XC18V00 device. Table 4 lists the required and optional boundary-scan instructions supported in the XC18V00. Refer to the IEEE Std. 1149.1 specification for a complete description of boundary-scan architecture and the required and optional instructions. Table 4: Boundary-Scan Instructions | Boundary-Scan<br>Command | Binary<br>Code<br>[7:0] | Description | | | | | |--------------------------|--------------------------------|---------------------------------------------------------|--|--|--|--| | Required Instructions: | | | | | | | | BYPASS | 11111111 | Enables BYPASS | | | | | | SAMPLE/<br>PRELOAD | 0000001 | Enables boundary-scan<br>SAMPLE/PRELOAD<br>operation | | | | | | EXTEST | 00000000 | Enables boundary-scan EXTEST operation | | | | | | Optional Instruct | ions: | | | | | | | CLAMP | 11111010 | Enables boundary-scan CLAMP operation | | | | | | HIGHZ | 11111100 | All outputs in high-Z state simultaneously | | | | | | IDCODE | 11111110 | Enables shifting out<br>32-bit IDCODE | | | | | | USERCODE | 11111101 | Enables shifting out<br>32-bit USERCODE | | | | | | XC18V00 Specifi | XC18V00 Specific Instructions: | | | | | | | CONFIG | 11101110 | Initiates FPGA configuration by pulsing CF pin Low once | | | | | # **Instruction Register** The Instruction Register (IR) for the XC18V00 is eight bits wide and is connected between TDI and TDO during an instruction scan sequence. In preparation for an instruction scan sequence, the instruction register is parallel loaded with a fixed instruction capture pattern. This pattern is shifted out onto TDO (LSB first), while an instruction is shifted into the instruction register from TDI. The detailed composition of the instruction capture pattern is illustrated in Figure 3. The ISP Status field, IR(4), contains logic "1" if the device is currently in ISP mode; otherwise, it contains logic "0". The Security field, IR(3), contains logic "1" if the device has been programmed with the security option turned on; otherwise, it contains logic "0". | | IR[7:5] | IR[4] | IR[3] | IR[2] | IR[1:0] | | |-------------------|---------|---------------|----------|-------|-------------------|------| | TDI $\rightarrow$ | 000 | ISP<br>Status | Security | 0 | 01 <sup>(1)</sup> | →TDO | #### Notes: 1. IR(1:0) = 01 is specified by IEEE Std. 1149.1 Figure 3: Instruction Register Values Loaded into IR as Part of an Instruction Scan Sequence ### **Boundary-Scan Register** The boundary-scan register is used to control and observe the state of the device pins during the EXTEST, SAMPLE/PRELOAD, and CLAMP instructions. Each output pin on the XC18V00 has two register stages that contribute to the boundary-scan register, while each input pin only has one register stage. For each output pin, the register stage nearest to TDI controls and observes the output state, and the second stage closest to TDO controls and observes the high-Z enable state of the pin. For each input pin, the register stage controls and observes the input state of the pin. #### **Identification Registers** The IDCODE is a fixed, vendor-assigned value that is used to electrically identify the manufacturer and type of the device being addressed. The IDCODE register is 32 bits wide. The IDCODE register can be shifted out for examination by using the IDCODE instruction. The IDCODE is available to any other system component via JTAG. See Table 5 for the XC18V00 IDCODE values. The IDCODE register has the following binary format: vvvv:ffff:ffff:aaaa:aaaa:cccc:ccc1 #### where v = the die version number f =the family code (50h for XC18V00 family) a = the ISP PROM product ID (26h or 36h for the XC18V04) c = the company code (49h for Xilinx) **Note:** The LSB of the IDCODE register is always read as logic "1" as defined by IEEE Std. 1149.1. Table 5 lists the IDCODE register values for the XC18V00 devices. Table 5: IDCODES Assigned to XC18V00 Devices | ISP-PROM | IDCODE | | | | |----------|-----------|----|----------------------|--| | XC18V01 | 05024093h | or | < <i>v</i> >5034093h | | | XC18V02 | 05025093h | or | < <i>v</i> >5035093h | | | XC18V04 | 05026093h | or | < <i>v</i> >5036093h | | | XC18V512 | 05023093h | or | < <i>v</i> >5033093h | | #### Notes: The < v> in the IDCODE field represents the device's revision code (in hex), and may vary. The USERCODE instruction gives access to a 32-bit user programmable scratch pad typically used to supply information about the device's programmed contents. By using the USERCODE instruction, a user-programmable identifica- tion code can be shifted out for examination. This code is loaded into the USERCODE register during programming of the XC18V00 device. If the device is blank or was not loaded during programming, the USERCODE register contains FFFFFFFFh. ### XC18V00 TAP Characteristics The XC18V00 family performs both in-system programming and IEEE 1149.1 boundary-scan (JTAG) testing via a single 4-wire Test Access Port (TAP). This simplifies system designs and allows standard Automatic Test Equipment to perform both functions. The AC characteristics of the XC18V00 TAP are described as follows. ### **TAP Timing** Figure 4 shows the timing relationships of the TAP signals. These TAP timing characteristics are identical for both boundary-scan and ISP operations. Figure 4: Test Access Port Timing #### **TAP AC Parameters** Table 6 shows the timing parameters for the TAP waveforms shown in Figure 4. Table 6: Test Access Port Timing Parameters | Symbol | Parameter | Min | Max | Units | |---------------------|---------------------------------------|-----|-----|-------| | T <sub>CKMIN1</sub> | TCK minimum clock period | 100 | - | ns | | T <sub>CKMIN2</sub> | TCK minimum clock period, Bypass mode | 50 | - | ns | | T <sub>MSS</sub> | TMS setup time | 10 | - | ns | | T <sub>MSH</sub> | TMS hold time | 25 | - | ns | | T <sub>DIS</sub> | TDI setup time | 10 | - | ns | | T <sub>DIH</sub> | TDI hold time | 25 | - | ns | | T <sub>DOV</sub> | TDO valid delay | - | 25 | ns | ### **Connecting Configuration PROMs** Connecting the FPGA device with the configuration PROM (see Figure 5 and Figure 6). - The DATA output(s) of the PROM(s) drives the DIN input of the lead FPGA device. - The Master FPGA CCLK output drives the CLK input(s) of the PROM(s) (in Master Serial and Master SelectMAP modes only). - The CEO output of a PROM drives the CE input of the next PROM in a daisy chain (if any). - The OE/RESET pins of all PROMs are connected to the INIT pins of all FPGA devices. This connection assures that the PROM address counter is reset before the start of any (re)configuration, even when a reconfiguration is initiated by a V<sub>CCINT</sub> glitch. - The PROM CE input can be driven from the DONE pin. The CE input of the first (or only) PROM can be driven by the DONE output of all target FPGA devices, provided that DONE is not permanently grounded. CE can also be permanently tied Low, but this keeps the DATA output active and causes an unnecessary supply current of 10 mA maximum. - Slave Parallel/SelectMap mode is similar to slave serial mode. The DATA is clocked out of the PROM one byte per CCLK instead of one bit per CCLK cycle. See FPGA data sheets for special configuration requirements. ### **Initiating FPGA Configuration** The XC18V00 devices incorporate a pin named $\overline{CF}$ that is controllable through the JTAG CONFIG instruction. Executing the CONFIG instruction through JTAG pulses the $\overline{CF}$ low once for 300-500 ns, which resets the FPGA and initiates configuration. The $\overline{\text{CF}}$ pin must be connected to the $\overline{\text{PROGRAM}}$ pin on the FPGA(s) to use this feature. The iMPACT software can also issue a JTAG CONFIG command to initiate FPGA configuration through the "Load FPGA" setting. The 20-pin packages do not have a dedicated $\overline{CF}$ pin. For 20-pin packages, the CF $\rightarrow$ D4 setting can be used to route the $\overline{CF}$ pin function to pin 7 only if the parallel output mode is *not* used. #### **Selecting Configuration Modes** The XC18V00 accommodates serial and parallel methods of configuration. The configuration modes are selectable through a user control register in the XC18V00 device. This control register is accessible through JTAG, and is set using the "Parallel mode" setting on the Xilinx iMPACT software. Serial output is the default configuration mode. ### **Master Serial Mode Summary** The I/O and logic functions of the FPGA's Configurable Logic Block (CLB) and their associated interconnections are established by a configuration program. The program is loaded either automatically upon power up, or on command, depending on the state of the three FPGA mode pins. In Master Serial mode, the FPGA automatically loads the configuration program from an external memory. Xilinx PROMs are designed to accommodate the Master Serial mode. Upon power-up or reconfiguration, an FPGA enters the Master Serial mode whenever all three of the FPGA mode-select pins are Low (M0=0, M1=0, M2=0). Data is read from the PROM sequentially on a single data line. Synchronization is provided by the rising edge of the temporary signal CCLK, which is generated by the FPGA during configuration. Master Serial mode provides a simple configuration interface. Only a serial data line, a clock line, and two control lines are required to configure an FPGA. Data from the PROM is read sequentially, accessed via the internal address and bit counters which are incremented on every valid rising edge of CCLK. If the user-programmable, dual-function DIN pin on the FPGA is used only for configuration, it must still be held at a defined level during normal operation. The Xilinx FPGA families take care of this automatically with an on-chip pull-up resistor. #### **Cascading Configuration PROMs** For multiple FPGAs configured as a serial daisy-chain, or a single FPGA requiring larger configuration memories in a serial or SelectMAP configuration mode, cascaded PROMs provide additional memory (Figure 7 and Figure 8). Multiple XC18V00 devices can be cascaded by using the $\overline{\text{CEO}}$ output to drive the $\overline{\text{CE}}$ input of the downstream device. The clock inputs and the data outputs of all XC18V00 devices in the chain are interconnected. After the last data from the first PROM is read, the next clock signal to the PROM asserts its $\overline{\text{CEO}}$ output Low and drives its DATA line to a high-Z state. The second PROM recognizes the Low level on its $\overline{\text{CE}}$ input and enables its DATA output. After configuration is complete, address counters of all cascaded PROMs are reset if the PROM OE/RESET pin goes Low or $\overline{CE}$ goes High. - 1 For MODE pin connections and DONE pin pullup value, refer to the appropriate FPGA data sheet or user guide. - $\,2\,$ For compatible voltages, refer to the appropriate data sheet. ds026\_18\_20051007 Figure 5: Master Serial Mode - 1 For MODE pin connections and DONE pin pullup value, refer to the appropriate FPGA data sheet or user guide. - ${\bf 2}\;$ For compatible voltages, refer to the appropriate data sheet. - 3 CS\_B (or $\overline{\text{CS}}$ ) and RDWR\_B (or $\overline{\text{WRITE}}$ ) must be either driven Low or pulled down exernally. One option is shown. - 4 External oscillator required for Virtex/Virtex-E SelectMAP, for Virtex-II/Virtex-II Pro Slave SelectMAP, and for Spartan-II/Spartan-IIE Slave-Parallel modes. ds026\_19\_20051007 Figure 6: Master/Slave SelectMAP Mode or Slave Parallel Mode - 1 For MODE pin connections and DONE pin pullup value, refer to the appropriate FPGA data sheet or user guide. - $2\,$ For compatible voltages, refer to the appropriate data sheet. Figure 7: Configuring Multiple Devices in Master/Slave Serial Mode - 1 For MODE pin connections and DONE pin pullup value, refer to the appropriate FPGA data sheet or user guide - 2 For compatible voltages, refer to the appropriate data sheet. - 3 For SelectMAP mode, CS\_B (or $\overline{\text{CS}}$ ) and RDWR\_B (or $\overline{\text{WRITE}}$ ) must be either driven Low or pulled down exernally. One option is shown. - 4 Serial modes do not require the D[1:7], RDWR\_B, or CS\_B pins to be connected. 5 External oscillator required if CLK is not supplied by an FPGA in Master mode. Refer to the appropriate FPGA data sheet. ds026\_17\_20051007 Figure 8: Configuring Multiple Devices with Identical Patterns in Master/Slave Serial, Master/Slave SelectMAP, or Master/Slave Parallel Mode #### **Reset and Power-On Reset Activation** At power up, the device requires the $V_{CCINT}$ power supply to rise monotonically to the nominal operating voltage within the specified $V_{CCINT}$ rise time. If the power supply cannot meet this requirement, then the device might not perform power-on reset properly. During the power-up sequence, $OE/\overline{RESET}$ is held Low by the PROM. Once the required supplies have reached their respective POR (Power On Reset) thresholds, the OE/RESET release is delayed (T<sub>OER</sub> minimum) to allow more margin for the power supplies to stabilize before initiating configuration. The OE/RESET pin is connected to an external pull-up resistor and also to the target FPGA's INIT\_B pin. For systems utilizing slow-rising power supplies, an additional power monitoring circuit can be used to delay the target configuration until the system power reaches minimum operating voltages by holding the OE/RESET pin Low. When OE/RESET is released, the FPGA's INIT\_B pin is pulled High, allowing the FPGA's configuration sequence to begin. If the power drops below the power-down threshold (V<sub>CCPD</sub>), the PROM resets and OE/RESET is again held Low until the after the POR threshold is reached. OE/RESET polarity is not programmable. These power-up requirements are shown graphically in Figure 9. For a fully powered Platform Flash PROM, a reset occurs whenever $OE/\overline{RESET}$ is asserted (Low) or $\overline{CE}$ is deasserted (High). The address counter is reset, $\overline{CEO}$ is driven High, and the remaining outputs are placed in a high-Z state. Figure 9: V<sub>CCINT</sub> Power-Up Requirements # **Standby Mode** The PROM enters a low-power standby mode whenever $\overline{\text{CE}}$ is asserted High. The address is reset. The output remains in a high-Z state regardless of the state of the OE input. JTAG pins TMS, TDI and TDO can be in a high-Z state or High. See Table 7. When using the FPGA DONE signal to drive the PROM $\overline{\text{CE}}$ pin High to reduce standby power after configuration, an external pull-up resistor should be used. Typically a 330 $\Omega$ pull-up resistor is used, but refer to the appropriate FPGA data sheet for the recommended DONE pin pull-up value. If the DONE circuit is connected to an LED to indicate FPGA configuration is complete, and also connected to the PROM $\overline{\text{CE}}$ pin to enable low-power standby mode, then an external buffer should be used to drive the LED circuit to ensure valid transitions on the PROMs $\overline{\text{CE}}$ pin. If low-power standby mode is not required for the PROM, then the $\overline{\text{CE}}$ pin should be connected to ground. ### **5V Tolerant I/Os** The I/Os on each re-programmable PROM are fully 5V tolerant even through the core power supply is 3.3V. This allows 5V CMOS signals to connect directly to the PROM inputs without damage. In addition, the 3.3V $V_{\rm CCINT}$ power supply can be applied before or after 5V signals are applied to the I/Os. In mixed 5V/3.3V/2.5V systems, the user pins, the core power supply ( $V_{\rm CCINT}$ ), and the output power supply ( $V_{\rm CCO}$ ) can have power applied in any order. This makes the PROM devices immune to power supply sequencing issues. #### **Customer Control Bits** The XC18V00 PROMs have various control bits accessible by the customer. These can be set after the array has been programmed using "Skip User Array" in Xilinx iMPACT software. The iMPACT software can set these bits to enable the optional JTAG read security, parallel configuration mode, or CF $\rightarrow$ D4 pin function. See Table 7. Table 7: Truth Table for PROM Control Inputs | Control Ir | nputs | | Outputs | | | |------------|-------|--------------------------------------------------------------------------------------------------|------------------|-------------|-------------------| | OE/RESET | CE | Internal Address | DATA | CEO | I <sub>cc</sub> | | High | Low | If address $\leq$ TC <sup>(1)</sup> : increment<br>If address > TC <sup>(1)</sup> : don't change | Active<br>high-Z | High<br>Low | Active<br>Reduced | | Low | Low | Held reset | high-Z | High | Active | | High | High | Held reset | high-Z | High | Standby | | Low | High | Held reset | high-Z | High | Standby | TC = Terminal Count = highest address value. TC + 1 = address 0. # **Absolute Maximum Ratings**(1,2) | Symbol | Description | Value | Units | |--------------------------------------|-----------------------------------|--------------|-------| | V <sub>CCINT/</sub> V <sub>CCO</sub> | Supply voltage relative to GND | -0.5 to +4.0 | V | | V <sub>IN</sub> | Input voltage with respect to GND | -0.5 to +5.5 | V | | V <sub>TS</sub> | Voltage applied to high-Z output | -0.5 to +5.5 | V | | T <sub>STG</sub> | Storage temperature (ambient) | -65 to +150 | °C | | TJ | Junction temperature | +125 | °C | #### Notes: - Maximum DC undershoot below GND must be limited to either 0.5V or 10 mA, whichever is easier to achieve. During transitions, the device pins can undershoot to -2.0V or overshoot to +7.0V, provided this over- or undershoot lasts less then 10 ns and with the forcing current being limited to 200 mA. - Stresses beyond those listed under Absolute Maximum Ratings might cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those listed under Operating Conditions is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods of time might affect device reliability. # Supply Voltage Requirements for Power-On Reset and Power-Down | Symbol | Description | Min | Max | Units | |--------------------|------------------------------------------------------------------------------------------------------------------|-----|-----|-------| | T <sub>VCC</sub> | V <sub>CCINT</sub> rise time from 0V to nominal voltage <sup>(2)</sup> | 0.2 | 50 | ms | | V <sub>CCPOR</sub> | POR threshold for the V <sub>CCINT</sub> supply | 1 | - | V | | T <sub>OER</sub> | OE/RESET release delay following POR <sup>(3)</sup> | 0 | 1 | ms | | T <sub>RST</sub> | Time required to trigger a device reset when the $V_{CCINT}$ supply drops below the maximum $V_{CCPD}$ threshold | 10 | - | ms | | V <sub>CCPD</sub> | Power-down threshold for V <sub>CCINT</sub> supply | - | 1 | V | - 1. VCCINT and VCCO supplies can be applied in any order. - 2. At power up, the device requires the VCCINT power supply to rise monotonically to the nominal operating voltage within the specified TVCC rise time. If the power supply cannot meet this requirement, then the device might not perform power-on-reset properly. See Figure 9, page 14. - If the VCCINT and VCCO supplies do not reach their respective recommended operating conditions before the OE/RESET pin is released, then the configuration data from the PROM will not be available at the recommended threshold levels. The configuration sequence must be delayed until both VCCINT and VCCO have reached their recommended operating conditions. - Typical POR is value is 2.0V. ## **Recommended Operating Conditions** | Symbol | Parameter | Min | Max | Units | |--------------------|------------------------------------------------------------------------|------|------------------|-------| | V <sub>CCINT</sub> | Internal voltage supply | 3.0 | 3.6 | V | | V <sub>CCO</sub> | Supply voltage for output drivers for 3.3V operation | 3.0 | 3.6 | V | | | Supply voltage for output drivers for 2.5V operation | 2.3 | 2.7 | V | | $V_{IL}$ | Low-level input voltage | 0 | 0.8 | V | | V <sub>IH</sub> | High-level input voltage | 2.0 | 5.5 | V | | V <sub>O</sub> | Output voltage 0 | | V <sub>CCO</sub> | V | | T <sub>VCC</sub> | V <sub>CCINT</sub> rise time from 0V to nominal voltage <sup>(1)</sup> | | 50 | ms | | T <sub>A</sub> | Operating ambient temperature | -40° | 85° | С | #### Notes: # **Quality and Reliability Characteristics** | Symbol | Description | Min | Max | Units | |------------------|----------------------------------|----------------|-----|--------| | T <sub>DR</sub> | Data retention | 20 | - | Years | | N <sub>PE</sub> | Program/erase cycles (Endurance) | 20,000 | - | Cycles | | V <sub>ESD</sub> | Electrostatic discharge (ESD) | ge (ESD) 2,000 | | Volts | # **DC Characteristics Over Operating Conditions** | Symbol | Parameter Test Conditions | | Min | Max | Units | |------------------|------------------------------------------------------------|-----------------------------------------------------------|----------------------|-----|-------| | V <sub>OH</sub> | High-level output voltage for 3.3V outputs | I <sub>OH</sub> = -4 mA | 2.4 | - | V | | | High-level output voltage for 2.5V outputs | I <sub>OH</sub> = -500 μA | 90% V <sub>CCO</sub> | - | V | | $V_{OL}$ | Low-level output voltage for 3.3V outputs | I <sub>OL</sub> = 8 mA | - | 0.4 | V | | | Low-level output voltage for 2.5V outputs | I <sub>OL</sub> = 500 μA | - | 0.4 | V | | I <sub>CC</sub> | Supply current, active mode | 25 MHz | - | 25 | mA | | I <sub>CCS</sub> | Supply current, standby mode | | - | 10 | mA | | I <sub>ILJ</sub> | JTAG pins TMS, TDI, and TDO pull-up <sup>(1)</sup> current | $V_{CCINT} = MAX$ $V_{IN} = GND$ | - | 100 | μА | | I <sub>IL</sub> | Input leakage current | $V_{CCINT} = Max$<br>$V_{IN} = GND \text{ or } V_{CCINT}$ | -10 | 10 | μА | | I <sub>IH</sub> | Input and output high-Z leakage current | $V_{CCINT} = Max$<br>$V_{IN} = GND \text{ or } V_{CCINT}$ | -10 | 10 | μА | | C <sub>IN</sub> | Input capacitance | V <sub>IN</sub> = GND<br>f = 1.0 MHz | - | 8 | pF | | C <sub>OUT</sub> | Output capacitance | V <sub>OUT</sub> = GND<br>f = 1.0 MHz | - | 14 | pF | At power up, the device requires the V<sub>CCINT</sub> power supply to rise monotonically from 0V to nominal voltage within the specified V<sub>CCINT</sub> rise time. If the power supply cannot meet this requirement, then the device might not perform power-on-reset properly. See Figure 9. I. Internal pull-up resistors guarantee valid logic levels at unconnected input pins. These pull-up resistors do not guarantee valid logic levels when input pins are connected to other circuits. # AC Characteristics Over Operating Conditions for XC18V04 and XC18V02 | Symbol | Description | Min | Max | Units | |------------------|------------------------------------------------------|-----|-----|-------| | T <sub>OE</sub> | OE/RESET to data delay | - | 10 | ns | | T <sub>CE</sub> | CE to data delay | - | 20 | ns | | T <sub>CAC</sub> | CLK to data delay | - | 20 | ns | | T <sub>OH</sub> | Data hold from CE, OE/RESET, or CLK | 0 | - | ns | | T <sub>DF</sub> | CE or OE/RESET to data float delay <sup>(2)</sup> | - | 25 | ns | | T <sub>CYC</sub> | Clock periods | 50 | - | ns | | T <sub>LC</sub> | CLK Low time <sup>(3)</sup> | 10 | - | ns | | T <sub>HC</sub> | CLK High time <sup>(3)</sup> | 10 | - | ns | | T <sub>SCE</sub> | CE setup time to CLK (guarantees proper counting)(3) | 25 | - | ns | | T <sub>HCE</sub> | CE High time (guarantees counters are reset) | 250 | - | ns | | T <sub>HOE</sub> | OE/RESET hold time (guarantees counters are reset) | 250 | - | ns | - AC test load = 50 pF. - Float delays are measured with 5 pF AC loads. Transition is measured at ±200 mV from steady state active levels. - Guaranteed by design, not tested. - All AC parameters are measured with $V_{IL}$ = 0.0V and $V_{IH}$ = 3.0V. - If $T_{HCE}$ High < 2 $\mu s$ , $T_{CE}$ = 2 $\mu s$ . If $T_{HOE}$ Low < 2 $\mu s$ , $T_{OE}$ = 2 $\mu s$ . # AC Characteristics Over Operating Conditions for XC18V01 and XC18V512 | Symbol | Description | Min | Max | Units | |------------------|------------------------------------------------------|-----|-----|-------| | T <sub>OE</sub> | OE/RESET to data delay | - | 10 | ns | | T <sub>CE</sub> | CE to data delay | - | 15 | ns | | T <sub>CAC</sub> | CLK to data delay | - | 15 | ns | | T <sub>OH</sub> | Data hold from CE, OE/RESET, or CLK | 0 | - | ns | | T <sub>DF</sub> | CE or OE/RESET to data float delay <sup>(2)</sup> | - | 25 | ns | | T <sub>CYC</sub> | Clock periods | 30 | - | ns | | T <sub>LC</sub> | CLK Low time <sup>(3)</sup> | 10 | - | ns | | T <sub>HC</sub> | CLK High time <sup>(3)</sup> | 10 | - | ns | | T <sub>SCE</sub> | CE setup time to CLK (guarantees proper counting)(3) | 20 | - | ns | | T <sub>HCE</sub> | CE High time (guarantees counters are reset) | 250 | - | ns | | T <sub>HOE</sub> | OE/RESET hold time (guarantees counters are reset) | 250 | - | ns | - AC test load = 50 pF. - Float delays are measured with 5 pF AC loads. Transition is measured at ±200 mV from steady state active levels. - Guaranteed by design, not tested. - All AC parameters are measured with $V_{IL}$ = 0.0V and $V_{IH}$ = 3.0V. - If $T_{HCE}$ High < 2 $\mu s$ , $T_{CE}$ = 2 $\mu s$ . If $T_{HOE}$ Low < 2 $\mu s$ , $T_{OE}$ = 2 $\mu s$ . # AC Characteristics Over Operating Conditions When Cascading for XC18V04 and XC18V02 DS026\_07\_020300 | Symbol | Description | Min | Max | Units | |------------------|------------------------------------------|-----|-----|-------| | T <sub>CDF</sub> | CLK to data float delay <sup>(2,3)</sup> | - | 25 | ns | | T <sub>OCK</sub> | CLK to CEO delay <sup>(3)</sup> | - | 20 | ns | | T <sub>OCE</sub> | CE to CEO delay <sup>(3)</sup> | - | 20 | ns | | T <sub>OOE</sub> | OE/RESET to CEO delay <sup>(3)</sup> | - | 20 | ns | - AC test load = 50 pF. - 2. Float delays are measured with 5 pF AC loads. Transition is measured at ±200 mV from steady state active levels. - 3. Guaranteed by design, not tested. - 4. All AC parameters are measured with $V_{IL}$ = 0.0V and $V_{IH}$ = 3.0V. - 5. For cascade mode: - T<sub>CYC</sub> min = T<sub>OCK</sub> + T<sub>CE</sub> + FPGA DIN-to-CCLK setup time - $T_{CAC} \min = T_{OCK} + T_{CE}$ ### AC Characteristics Over Operating Conditions When Cascading for XC18V01 and XC18V512 DS026\_07\_020300 | Symbol | Description | Min | Max | Units | |------------------|------------------------------------------|-----|-----|-------| | T <sub>CDF</sub> | CLK to data float delay <sup>(2,3)</sup> | - | 25 | ns | | T <sub>OCK</sub> | CLK to CEO delay <sup>(3)</sup> | - | 20 | ns | | T <sub>OCE</sub> | CE to CEO delay <sup>(3)</sup> | - | 20 | ns | | T <sub>OOE</sub> | OE/RESET to CEO delay <sup>(3)</sup> | - | 20 | ns | - AC test load = 50 pF. - Float delays are measured with 5 pF AC loads. Transition is measured at ±200 mV from steady state active levels. - Guaranteed by design, not tested. - All AC parameters are measured with $V_{IL}$ = 0.0V and $V_{IH}$ = 3.0V. - For cascade mode: - $T_{\rm CYC}$ min = $T_{\rm OCK}$ + $T_{\rm CE}$ + FPGA DIN-to-CCLK setup time $T_{\rm CAC}$ min = $T_{\rm OCK}$ + $T_{\rm CE}$ ### **Ordering Information** # **Valid Ordering Combinations** | XC18V04VQ44C | XC18V02VQ44C | XC18V01VQ44C | XC18V512VQ44C | |---------------|---------------|---------------|----------------| | XC18V04PC44C | XC18V02PC44C | XC18V01PC20C | XC18V512PC20C | | XC18V04VQG44C | XC18V02VQG44C | XC18V01SO20C | XC18V512SO20C | | XC18V04PCG44C | XC18V02PCG44C | XC18V01VQG44C | XC18V512VQG44C | | | | XC18V01PCG20C | XC18V512PCG20C | | | | XC18V01SOG20C | XC18V512SOG20C | ## **Marking Information** ### 20-pin Package<sup>(1)</sup> Due to the small size of the serial PROM packages, the complete ordering part number cannot be marked on the package. The XC prefix is deleted and the package code is simplified. Device marking is as follows: # **Revision History** The following table shows the revision history for this document. | Date | Version | Revision | |----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------| | 02/09/99 | 1.0 | First publication of this early access specification | | 08/23/99 | 1.1 | Edited text, changed marking, added $\overline{\text{CF}}$ and parallel load | | 09/01/99 | 1.2 | Corrected JTAG order, Security and Endurance data. | | 09/16/99 | 1.3 | Corrected SelectMAP diagram, control inputs, reset polarity. Added JTAG and $\overline{\text{CF}}$ description, 256 Kbit and 128 Kbit devices. | | 01/20/00 | 2.0 | Added Q44 Package, changed XC18xx to XC18Vxx | | 02/18/00 | 2.1 | Updated JTAG configuration, AC and DC characteristics | | 04/04/00 | 2.2 | Removed stand alone resistor on INIT pin in Figure 5. Added Virtex-E and EM parts to FPGA table. | | 06/29/00 | 2.3 | Removed XC18V128 and updated format. Added AC characteristics for XC18V01, XC18V512, and XC18V256 densities. | | 11/13/00 | 2.4 | Features: changed 264 MHz to 264 Mb/s at 33 MHz; AC Spec.: T <sub>SCE</sub> units to ns, T <sub>HCE</sub> CE High time units to μs. Removed Standby mode statement: "The lower power standb modes available on some XC18V00 devices are set by the user in the programming software". Changed 10,000 cycles endurance to 20,000 cycles. | |----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 01/15/01 | 2.5 | Updated Figures 5 and 6, added 4.7 resistors. Identification registers: changes ISP PROM product ID from 06h to 26h. | | 04/04/01 | 2.6 | Updated Figure 8, Virtex SelectMAP mode; added XC2V products to Compatible PRONtable; changed Endurance from 10,000 cycles, 10 years to 20,000, 20 years; | | 04/30/01 | 2.7 | Updated Figure 8: removed Virtex-E in Note 2, fixed SelectMAP mode connections. Under AC Characteristics Over Operating Conditions for XC18V04 and XC18V02, changed T <sub>SCE</sub> from 25 ms to 25 ns. | | 06/11/01 | 2.8 | AC Characteristics Over Operating Conditions for XC18V01 and XC18V512. Changed Min values for $T_{SCE}$ from 20 ms to 20 ns and for $T_{HCE}$ from 2 ms to 2 $\mu$ s. | | 09/28/01 | 2.9 | Changed the boundary-scan order for the CEO pin in Table 1, updated the configuratio bits values in the table under Xilinx FPGAs and Compatible PROMs, and added information to the Recommended Operating Conditions table. | | 11/12/01 | 3.0 | Updated for Spartan-IIE FPGA family. | | 12/06/01 | 3.1 | Changed Figure 5(c). | | 02/27/02 | 3.2 | Updated Table 2 and Figure 8 for the Virtex-II Pro family of devices. | | 03/15/02 | 3.3 | Updated Xilinx software and modified Figure 8 and Figure 5. | | 03/27/02 | 3.4 | Made changes to pages 1-3, 5, 7-11, 13, 14, and 18. Added new Figure 9 and Figure 9 | | 06/14/02 | 3.5 | Made additions and changes to Table 2. | | 07/24/02 | 3.6 | Changed last bullet under Connecting Configuration PROMs, page 9. | | 09/06/02 | 3.7 | Multiple minor changes throughout, plus the addition of Pinout Diagrams, page 4 and the deletion of Figure 9. | | 10/31/02 | 3.8 | Made minor change on Figure 5 (b) and changed orientation of SO20 diagram on page | | 11/18/02 | 3.9 | Added XC2S400E and XC2S600E to Table 2. | | 04/17/03 | 3.10 | Changes to Description, External Programming, and Table 2. | | 06/11/03 | 4.0 | <ul> <li>Major revision.</li> <li>Added alternate IDCODES to Table 5.</li> <li>Discontinued XC18V256 density.</li> <li>Eliminated industrial ordering combinations.</li> <li>Extended commercial temperature range.</li> <li>Added MultiPRO Desktop Tool support.</li> <li>Changed T<sub>HOE</sub> and T<sub>HCE</sub> to 250 ns in the tables on <rd red="">page 17 and <rd red="">page 18.</rd></rd></li> <li>Made change in capacitance values DC Characteristics Over Operating Conditions</li> <li>Added Note (3) to Table 1.</li> <li>Other minor edits.</li> </ul> | | 12/15/03 | 4.1 | Added specification (4.7kΩ) for recommended pull-up resistor on OE/RESET pin to section Reset and Power-On Reset Activation, page 14. Added paragraph to section Standby Mode, page 14, concerning use of a pull-up resistor and/or buffer on the DONE pin. | | 04/05/04 | 5.0 | Major revision. | |----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Figure 2: Revised configuration bitstream lengths for most Virtex-II FPGAs. | | | | • Replaced previous schematics in Figures 5, 6, 7(a), 7(b), and 7(c) with new Figure 5, Figure 6, Figure 7, and Figure 8. | | | | Replaced previous Figure 8 with new Figure 9. | | | | <ul> <li>Replaced previous power-on text section with new Reset and Power-On Reset<br/>Activation, page 14.</li> </ul> | | | | <ul> <li>Added specification table Supply Voltage Requirements for Power-On Reset and<br/>Power-Down, page 15.</li> </ul> | | | | Added Footnote (5) to: | | | | <ul> <li>Specification table AC Characteristics Over Operating Conditions When Cascading<br/>for XC18V04 and XC18V02, page 19.</li> </ul> | | | | <ul> <li>Specification table AC Characteristics Over Operating Conditions When Cascading<br/>for XC18V01 and XC18V512, page 20.</li> </ul> | | | | Numerous copyedits and wording changes/clarifications throughout. | | 07/20/04 | 5.0.1 | Table 2: Removed reference to XC2VP125 FPGA. | | 03/06/06 | 5.1.0 | <ul> <li>Added Pb-free packages to Features, page 1, Pinout Diagrams, page 4,Ordering Information, Valid Ordering Combinations, page 21 and Marking Information, page 22.</li> <li>Removed maximum soldering temperature (T<sub>SOL</sub>) from Absolute Maximum Ratings<sup>(1,2)</sup>, page 15. Refer to Xilinx Device Package User Guide for package soldering guidelines.</li> </ul> | | | | Added information to Table 5 regarding variable JTAG IDCODE revision field. |