ADVANCE DATA # 64K (8K×8) UV ERASABLE PROM - FAST ACCESS TIME: - 200ns MAX M2764A-2F1/M2764A-20F1 250ns MAX M2764AF1/M2764AF6/M2764A-25F1 - 300ns MAX M2764A-3F1/M2764A-30F1 450ns MAX M2764A-4F1/M2764A-4F6/M2764A-45F1 - 0 to 70°C STANDARD TEMPERATURE RANGE - -40 to +85°C EXTENDED TEMPERATURE RANGE - SINGLE +5V POWER SUPPLY - LOW STANDBY CURRENT (35mA MAX) - TTL COMPATIBLE - FAST PROGRAMMING ALGORITHM - ELECTRONIC SIGNATURE - ± 10% V<sub>CC</sub> TOLLERANCE AVAILABLE # Ceramic Package ORDERING NUMBERS: M2764A-2F1 M2764A-3F1 M2764A-3F1 M2764A-2F1 M2764A-25F1 M2764A-30F1 M2764A-45F1 M2764A-4F6 ## DESCRIPTION The M2764A is a 65,536-bit ultraviolet erasable and electrically programmable read only memory (EPROM). It is organized as 8,192 words by 8 bits and manufactured using SGS' NMOS-E3 process. The M2764A with its single +5V power supply and with an access time of 200ns, is ideal for use with high performance +5V microprocessor such as Z8®, Z80® and Z8000™. The M2764A has an important feature which is to separate the output control, Ouptut Enable (ŌE) from the Chip Enable control (CE). The OE control eliminate bus contention in multiple bus microprocessor systems. The M2764A also features a standby mode which reduces the power dissipation without increasing access time. The active current is 75mA while the maximum standby current is only 35 mA, a 53% saving. The standby mode is achieved by applyng a TTL-high signal to the CE input. The M2764A has an "Electronic Signature" that allows programmers to automatically identify device type and pinout. The M2764A is available in a 28-lead dual in-line ceramic package (frit-seal) glass lens. | | PIN | PIN CONNECTIONS | | | | | | | | | |--------|------------------------|-----------------|---------|-------------|--|--|--|--|--|--| | | VPP [ | <u></u> | 28 | <b>v</b> cc | | | | | | | | 1 | A12 [ | 2 | 27 | PGM | | | | | | | | | A7 [ | 3 | 26 | N.C. | | | | | | | | 1 | A6 [ | 4 | 25 | A 6 | | | | | | | | | A5 [ | 5 | 24 | A9 | | | | | | | | | A4 [ | 7 | 23 | A11 | | | | | | | | | - | 7 | 22 | ŌĒ | | | | | | | | | A 2 [ | 8 | 21 | A10 | | | | | | | | Ì | A1 [ | 1 | 20 | <u>CE</u> | | | | | | | | | | 10 | 19] | 07 | | | | | | | | | - | 11 | 18 | 06 | | | | | | | | 1 | • | 12 | 17 🛭 | 05 | | | | | | | | | • | 13 | 16 | 04 | | | | | | | | i | GND [ | 14 | 15 | 03 | | | | | | | | | | | 5-632 6 | | | | | | | | | | | PIN NAM | /IES | | | | | | | | | A0-A12 | ADI | DRESS IN | PUT | | | | | | | | | CE | СН | IP ENABLE | E INPUT | | | | | | | | | ŌĒ | OE OUTPUT ENABLE INPUT | | | | | | | | | | | PGM | PGM PROGRAM | | | | | | | | | | | N.C. | NO | CONNEC | TION | | | | | | | | | 00-07 | DA | TA INPUT/ | OUTPUI | Γ | | | | | | | This is advanced information on a new product now in development or undergoing evaluation. Details are subject to change without notice. 61 ### **BLOCK DIAGRAM** ### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Values | Unit | |------------------|-----------------------------------------------------|----------------------------|----------| | VI | All Input or Output voltages with respect to ground | +6.5 to -0.6 | V | | V <sub>PP</sub> | Supply voltage with respect to ground | +14 to -0,6 | ٧ | | Tamb | Ambient temperature under bias /F1 /F6 | - 10 to +80<br>- 50 to +95 | °C<br>°C | | T <sub>stg</sub> | Storage temperature range | - 65 to + 125 | °C | | | Voltage on pin 24 with respect to ground | + 13.5 to -0.6 | ٧ | Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating of and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specificat is not implied. Exposure to absolute maximum rating conditions for extended prices may affect device reliability. ### **OPERATING MODES** | PINS | CE<br>(20) | OE<br>(22) | A9<br>(24) | PGM<br>(27) | V <sub>PP</sub> (1) | V <sub>CC</sub> (28) | OUTPUT<br>(11-13,<br>15-19) | |----------------------|-----------------|-----------------|------------|-----------------|---------------------|----------------------|-----------------------------| | READ | VIL | VIL | × | VIH | V <sub>CC</sub> | V <sub>CC</sub> | D <sub>OUT</sub> | | OUTPUT DISABLE | V <sub>IL</sub> | V <sub>IH</sub> | х | VIH | V <sub>CC</sub> | V <sub>CC</sub> | HIGH 2 | | STANDBY | VIH | X | х | X | V <sub>CC</sub> | Vcc | HIGH 2 | | FAST PROGRAMMING | V <sub>IL</sub> | VIH | х | V <sub>IL</sub> | V <sub>PP</sub> | V <sub>CC</sub> | D <sub>IN</sub> | | VERIFY | V <sub>IL</sub> | V <sub>IL</sub> | х | VIH | V <sub>PP</sub> | Vcc | D <sub>OUT</sub> | | PROGRAM INHIBIT | V <sub>IH</sub> | х | х | х | V <sub>PP</sub> | Vcc | HIGH 2 | | ELECTRONIC SIGNATURE | VIL | V <sub>IL</sub> | VH | V <sub>IH</sub> | V <sub>CC</sub> | Vcc | CODES | NOTE: X can be VIH or VIL $V_H = 12V \pm 0.5V$ ### **READ OPERATION** DC AND AC CONDITIONS | | F1/ – 2F1<br>– 3F1/ – 4F1 | - <b>20F1</b> / <b>25F1</b><br><b>30F1</b> / 45F1 | F6/ – 4F6 | |------------------------------------|-----------------------------------|---------------------------------------------------|-----------------------------------| | Operating Temperature Range | 0 to 70°C | 0 to 70°C | - 40 to 85°C | | V <sub>CC</sub> Power Supply (1,2) | 5V ±5% | 5V ±10% | 5V ±5% | | V <sub>PP</sub> Voltage (2) | V <sub>PP</sub> = V <sub>CC</sub> | V <sub>PP</sub> = V <sub>CC</sub> | V <sub>PP</sub> = V <sub>CC</sub> | ### DC AND OPERATING CHARACTERISTICS | | | | | | l | | |---------------------|---------------------------------|---------------------------|--------------|------|---------------------|------| | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | | ILI | Input Load Current | V <sub>IN</sub> = 5.5V | | | 10 | μΑ | | lLO | Output Leakage Current | V <sub>OUT</sub> = 5.5V | | | 10 | μA | | IPP1(2) | V <sub>PP</sub> Current Read | V <sub>PP</sub> = 5.5V | | | 5 | mA | | I <sub>CC1(2)</sub> | V <sub>CC</sub> Current Standby | CE = V <sub>IH</sub> | | | 20/35(6) | mA | | ICC2(2) | V <sub>CC</sub> Current Active | CE = OE = V <sub>IL</sub> | | | 60/75(6) | mA | | VIL | Input Low Voltage | | <b>– 0.1</b> | | + 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | 2.0 | | V <sub>CC</sub> + 1 | V | | VOL | Output Low Voltage | i <sub>OL</sub> = 2.1 mA | | | 0.45 | V | | V <sub>OH</sub> | Output High Voltage | $I_{OH} = -400 \ \mu A$ | 2.4 | | | V | | V <sub>PP(2)</sub> | V <sub>PP</sub> Read Voltage | $V_{CC} = 5V \pm 0.25V$ | 3.8 | | V <sub>CC</sub> | V | ### AC CHARACTERISTICS | Symbol | _ | Test | 2764A-2<br>2764A-20 | | 2764A-25<br>/ 2764A | | 2764A-30<br>/ 2764A-3 | | 2764A-45<br>/ 2764A-4 | | Unit | |--------------------|------------------------------------------------------------------|---------------------------|---------------------|-----|---------------------|-----|-----------------------|-----|-----------------------|-----|------| | | Parameter | Conditions | Min | Max | Min | Max | Min | Max | Min | Max | | | tACC | Address to Output Delay | CE = OE = V <sub>IL</sub> | | 200 | | 250 | | 300 | | 450 | ns | | tCE | CE to Output Delay | OE = V <sub>IL</sub> | | 200 | | 250 | | 300 | | 450 | ns | | tOE | OE to Output Delay | CE = V <sub>IL</sub> | | 75 | | 100 | | 120 | | 150 | ns | | t <sub>DF(4)</sub> | OE High to Output Float | CE = V <sub>IL</sub> | 0 | 55 | 0 | 60 | 0 | 105 | 0 | 130 | ns | | tон | Output Hold from Address<br>CE or OE Whichever<br>Occurred First | CE = OE = V <sub>IL</sub> | 0 | | 0 | | 0 | | 0 | | ns | # CAPACITANCE<sup>(5)</sup> $(T_{amb} = 25$ °C, f = 1 MHz) | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | |------------------|--------------------|-----------------------|------|------|------|------| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 0V | | 4 | 6 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | | 8 | 12 | pF | ### Notes: V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. V<sub>PP</sub> may be connected directly to V<sub>CC</sub> except during programming. The supply current would than be the sum of I<sub>CC</sub> and I<sub>PP</sub>. Typical values are for T<sub>amb</sub> = 25°C and nominal supply voltages. This parameter is only sampled and not 100% tested. Output Float is defined as the point where data is no longer driven-see timing diagram. timing diagram. This parameter is only sampled and is not 100% tested. 6. Max: I<sub>CC</sub> rating differs with access time. Rating of 60mA active and 20mA standby are for M2764A at 200 ns access time only. AC TEST CONDITIONS Output Load: 100pF+1TTL Gate Input Rise and Fall Times: ≤ = 20ns Input Pulse Levels: 0.45 to 2.4V Timing Measurement Reference Levels: Inputs 0.8 and 2V Outputs 0.8 and 2V # AC TESTING INPUT/OUTPUT WAVEFORM ## AC TESTING LOAD CIRCUIT ### AC WAVEFORMS ### Notes: - 1 Typical values are for T<sub>amb</sub> = 25°C and nominal supply voltage. - 2 This parameter is only sampled and not 100% tested. - 3. $\overline{\text{OE}}$ may be delayed up to $t_{\underline{ACC}}$ $t_{\underline{OE}}$ after the falling edge $\overline{\text{CE}}$ without impact on $t_{\underline{ACC}}$ - 4 t<sub>DF</sub> is specified from OE or CE whichever occurs first. ### **DEVICE OPERATION** The seven modes of operations of the M2764A are listed in the Operating Modes. A single 5V power supply is required in the read mode. All inputs are TTL levels except for V<sub>PP</sub> and 12V on A9 for Electronic Signature. ### READ MODE The M2764A has two control function, both of which must be logically satisfied in order to obtain data at the outputs. Chip Enable ( $\overline{\text{CE}}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{\text{OE}}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that addresses are stable, address access time ( $t_{\text{ACC}}$ ) is equal to delay from $\overline{\text{CE}}$ to output ( $t_{\text{CE}}$ ). Data is available at the outputs after the falling edge of $\overline{\text{OE}}$ , assuming that $\overline{\text{CE}}$ has been low and addresses have been stable for at least $t_{\text{ACC}}$ - $t_{\text{OE}}$ . ### STANDBY MODE The M2764A has a standby mode which reduces the maximum active power current from 75 mA to 35 mA. The M2764A is placed in the standby mode by applying a TTL high signal to the $\overline{\text{CE}}$ input. When in the standby mode, the outputs are in a high impedance state, independent of the $\overline{\text{OE}}$ input. ### OUTPUT OR-TIEING Because EPROMs are usually used in larger memory arrays, the product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows: a) the lowest possible memory power dissipation b) complete assurance that output bus contention will not occur. For the most efficient use of these two control lines, \overline{\textit{CE}} should be decoded and used as the primary device selecting function, while \overline{\textit{OE}} should be made a common connection to all devices in the array and connected to the \overline{\text{READ}} line from the system control bus. This assures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is desired from a particular memory device. ### SYSTEM CONSIDERATIONS The power switching characteristics of NMOS-E3 EPROMs require careful decoupling of the devices the supply current, I<sub>CC</sub>, has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of CE. The magnitude of this transient current peaks is dependent on the output capacitive and inductive loading of the device. The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a 1 µF ceramic capacitor be used on every device between V<sub>CC</sub> and GND. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a 4.7 $\mu$ F bulk electrolytic capacitors should be used between V<sub>CC</sub> and GND for every eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces. ### **PROGRAMMING** Caution: exceeding 14V on pin 1 ( $V_{PP}$ ) will damage the M2764A. When delivered, and after each erasure, all bits of the M2764A are in the "1" state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only "0s" will be programmed, both "1s" and "0s" can be present in the data word. The only way to change a "0" to a "1" is by ultraviolet light erasure. The M2764A is in the programming mode when $V_{\rm PP}$ input is at 12.5V and $\overline{\rm CE}$ and $\overline{\rm PGM}$ are at TTL low. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. ### FAST PROGRAMMING ALGORITHM Fast Programming Algorithm rapidly programs M2764A EPROMs using an efficient and reliable method suited to the production programming environment. Programming reliability is also ensured as the incremental program margin of each byte is continually monitored to determine when it has been successfully programmed. A flowchart of the M2764A Fast Programming Algorithm is shown on the last page. The Fast Programming Algorithm utilizes two different pulse types: initial and overprogram. The duration of the initial $\overline{PGM}$ pulse (s) is one millisecond, which will than be followed by a longer overprogram pulse of length 3Xmsec. (X is an iteration counter and is equal to the number of the initial one millisecond pulses applied to a particular M2764A location), before a correct verify occurs. Up to 25 one-millisecond pulses per byte are provided for before the over program pulse is applied. The entire sequence of program pulses and byte verifications is performed at $V_{CC} = 6V$ and $V_{PP} = 12.5V$ . When the Fast Programming cycle has been completed, all bytes should be compared to the original data with $V_{CC} = V_{PP} = 5V$ . ### PROGRAM INHIBIT Programming of multiple M2764As in parallel with different data is also easily accomplished. Except for $\overline{CE}$ , all like inputs (including $\overline{OE}$ ) of the parallel M2764A may be common. A TTL low pulse applied to a M2764A's $\overline{CE}$ input, with $V_{PP}$ at 12.5V, will program that M2764A. A high level $\overline{CE}$ input inhibits the other M2764A from being programmed. ### PROGRAM VERIFY A verify should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with OE at $V_{II}$ , $\overline{CE}$ at $V_{II}$ , $\overline{PGM}$ at $V_{IH}$ and $V_{PP}$ at 12.5V. # **ELECTRONIC SIGNATURE** The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment for the purpose of automatically matching the device to be programmed with its corresponding programming algorithm. This mode is functional in the 25° $\pm$ 5°C ambient temperature range that is require when programming the M2764A. To activate the mode, the programming equipment must force 11.5V to 12.5V on address line A9 (pin 24) of the M2764A. Two identifier bytes may than be sequenced from the device outputs by toggling address line A0 (pin 10) from VI<sub>L</sub> to VI<sub>H</sub>. All other address lines must be held at VI<sub>L</sub> during Electron Signature mode. Byte 0 (A0 = VI<sub>L</sub>) represents the manufacturer code and byte 1 (A0 = VI<sub>H</sub>) the device identifier bytes are given below. All identifier for manufacturer and device codes will possess of parity, with the MSB (07) defined as the parity be sequenced. ### **ERASURE OPERATION** The erasure characteristic of the M2764A is suc that erasure begins when the cells are exposed light with wavelengths shorter than approximate 4000 Angstrom A. It should be noted that sunlig and some type of fluorescent lamps have wavelengths in the 3000-4000 A range. Data show that constant exposure to room level fluoresce lighting could erase a typical M2764A in about years, while it would take approximately 1 week cause erasure when expose to direct sunlight. the M2764A is to be exposed to these type lighting conditions for extended periods of time, is suggested that opaque labels to put over the M2764A window to prevent unintentional erasur The recommended erasure procedure for the M2764A is exposure to short wave ultraviolet lig which has wavelength 2537 Å . The integrated do (i.e. UV intensity x exposure time) for erasu should be a minimum of 15 W-sec/cm2. The should be a minimum of 15 W-sec/cm2. erasure time with this dosage is approximately to 20 minutes using an ultraviolet lamp with 120 uW/cm<sup>2</sup> power rating. The M2764A should placed within 2.5 cm (1 inch) of the lamp tubes di ing the erasure. Some lamps have a filter on the tubes which should be removed before erasur ### **ELECTRONIC SIGNATURE MODE** | | | | | | | | | | | Ī T | |-------------------|-------------------|------------|------------|------------|------------|------------|------------|------------|------|-----| | IDENTIFIER | A0<br>(10) | 07<br>(19) | O6<br>(18) | O5<br>(17) | O4<br>(16) | O3<br>(15) | O2<br>(13) | O1<br>(12) | (11) | Dat | | Manufacturer code | ı V <sub>IL</sub> | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 20 | | Device code | V <sub>IH</sub> | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 08 | # **PROGRAMMING OPERATION** $(T_{amb} = 25^{\circ}C \pm 5^{\circ}C, V_{CC}^{(1)} = 6V \pm 0.25V, V_{PP}^{(1)} = 12.5V \pm 0.3V)$ # DC AND OPERATING CHARACTERISTIC | | | | | | - Unit | | |-----------------|---------------------------------------------------|------------------------------------------------------|------|------|--------|------| | Symbol | Parameter | Test Conditions | Min. | Тур. | Max. | Unit | | | Input Current (All Inputs) | V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub> | | | 10 | μA | | VIL | Input Low Level (All Inputs) | | 0.1 | | 0.8 | V | | | Input High Level | | 2.0 | | Vcc | V | | VOL | Output Low Voltage During Verify | I <sub>OL</sub> = 2.1 mA | | | 0.45 | V | | V <sub>OH</sub> | Output High Voltage During Verify | I <sub>OH</sub> = - 400 μA | 2.4 | | | V | | Icc2 | V <sub>CC</sub> Supply Current (Program & Verify) | | | | 75 | mA | | Ipp2 | V <sub>PP</sub> Supply Current (Program) | CE = V <sub>IL</sub> | | | 50 | mA | | V <sub>ID</sub> | A9 Electronic Signature Voltage | | 11.5 | | 12.5 | V | ### AC CHARACTERISTICS | | | T O | | Values | | | | |---------------------|----------------------------------|-----------------|------|--------|-------|------|--| | Symbol | Parameter | Test Conditions | Min. | Тур. | 130 | Unit | | | tas | Address Setup Time | | 2 | | | μS | | | toes | OE Setup Time | | 2 | | | μS | | | t <sub>DS</sub> | Data Setup Time | | 2 | | | μS | | | t <sub>AH</sub> | Address Hold Time | | 0 | | | μS | | | t <sub>DH</sub> | Data Hodl Time | | 2 | | | μS | | | t <sub>DFP(4)</sub> | Output Enable Output Float Delay | | 0 | | 130 | ns | | | t <sub>VPS</sub> | V <sub>PP</sub> Setup Time | | 2 | | | μS | | | t <sub>VCS</sub> | V <sub>CC</sub> Setup Time | | 2 | | | μS | | | t <sub>PW</sub> | PGM Initial Program Pulse Width | (see Note 3) | 0.95 | 1.0 | 1.05 | ms | | | topw | PGM Overprogram Pulse Width | (see Note 2) | 2.85 | | 78.75 | ms | | | toe | Data Valid from OE | | | | 150 | ns | | $V_{\rm CC}$ must be applied simultaneously or before $V_{\rm PP}$ and removed simultaneously or after $V_{\rm PP}$ . The length of the overprogram pulse may vary from 2.85msec to 78.75msec as a function of the iteration counter value X. Initial Program Pulse width tolerance is 1 msec ±5%. This parameter is only sampled and not 100% tested. Output Float is defined as the point where data is no longer driven (see timing diagram) # PROGRAMMING WAFEFORMS ### Notes: - Nes: All times shown in ( ) are minimum and in usec unless otherwise specified. The input timing reference level is 0.8V for a V<sub>IL</sub> and 2V for a V<sub>IH</sub>. To and top are characteristics of the device but must be accommodated by the programmer. When programming the M2764A a 0.1 Expression of the and M2764A and 0.1 Expression of the M2764A and 0.1 Expression of the M2764A and 0.1 Expression of the M2764A and 0.1 Expression of the M2764A and 0.1 ### FAST PROGRAMMING FLOWCHART