# Advance Information # Enhanced Programmable Communications Interface (EPCI) The MC68661/MC2661 enhanced programmable communications interface (EPCI) is a universal synchronous/asynchronous data communications controller chip that is an enhanced version of the Signetics 2661. The EPCI directly interfaces to most 8-bit MPUs and easily to the MC68000 MPU and other 18-bit MPUs. It may be used in either a polled or interrupt driven system. Programmed instructions can be accepted from the host MPU white supporting many synchronous or asynchronous serial-data communication protocols in a full- or half-duplex mode. Special support for BISYNC is provided. The EPCI converts parallel data characters, accepted from the microprocessor data bus, into transmit-serial data. Simultaneously, the EPCI can convert receive-serial data to parallel data characters for input to the microprocessor. A baud-rate generator in the EPCI can be programmed either to accept an external clock or to generate transmit or receive clocks. Sixteen different baud rates can be selected under program control when operating in the internal clock mode. Each version of the EPCI (A, B, C) has a different set of baud rates. #### Synchronous Operation - Single or Double SYN Operation - Internal or External Character Synchronization - Transparent or Non-Transparent Mode - Transparent Mode DLE Stuffing (Tx) and Detection (Rx) - Automatic SYN or DLE-SYN Insertion - SYN, DLE, and DLE-SYN Stripping - Baud Rate: dc to 1 Mbps (1X Clock) #### **Asynchronous Operation** - 1, 1 1/2, or 2 Stop Bits Transmitted - Parity, Overrun, and Framing Error Detection - Line Break Detection and Generation - False Start Bit Detection - Automatic Serial Echo Mode (Echoplex) - Baud Rate: dc to 1 Mbps (1X Clock) dc to 62.5 kbps (16X Clock) dc to 15.625 kbps (64X Clock) #### Common Features - Internal or External Baud Rate Clock; No System Clock Required - Three Baud Rate Sets (A, B, C); 16 Internal Rates for Each Set - 5- to 8-Bit Characters Plus Parity; Odd, Even, or No Parity - Double Buffered Transmitter and Receiver - Dynamic Character Length Switching - Full- or Half-Duplex Operation - Local or Remote Maintenance Loopback Mode - TTL-Compatible Inputs and Outputs - RxC and TxC Pins and Short Circuit Protection - Three Open-Drain MOS Outputs Can Be Wire ORed - Single 5-Voit Power Supply This document contains information on a new product. Specifications and information herein are subject to change without notice. #### **Applications** - Intelligent Terminals - Network Processors - Front-End Processors - Remote Data Concentrators - Computer-to-Computer Links - Serial Peripherats - BISYNC Adaptore ## **ORDERING INFORMATION** Commercial Ranges VCC=5 V ±6%, TA=0° to 70°C Ceramic Dual-In-Line Package MC2661A/MC68661LA MC2861B/MC68661LB See Table 1 for Baud Rates MC2661C/MC68661LC Plastic Dual-in-Line Package MC2881A/MC68681PA MC2661B/MC68661PB See Table 1 for Baud Rates MC2881C/MC68861PC #### INTRODUCTION The EPCI consists of six major sections (see Figure 1). These are the transmitter, receiver, timing, operation control, modern control, and SYN/DLE control. These sections communicate with each other via an internal data bus and an internal control bus. The Internal data bus Interfaces to the microprocessor data bus via a data bus buffer. # **OPERATION CONTROL** This functional block stores configuration and operation commands from the CPU and generates appropriate signals to various internal sections to control the overall device operation. It contains read and write circuits to permit communications with the microprocessor via the data bus and contains mode registers 1 and 2, the command register, and the status register. Details of register addressing and protocol are presented in the EPCI programming section of this data sheet. #### TIMING The EPCI contains a beud-rate generator (BRG) which is programmable to accept external transmit or receive clocks or to divide an external clock to perform data communications. The unit can generate 16 commonly used baud rates, any one of which can be selected for full-duplex operation (see Table 1). #### RECEIVER The receiver accepts serial data on the RxD pin, converts this serial input to parallel format, checks for bits or characters that are unique to the communication technique, and sends an "assembled" character to the CPU. #### **TRANSMITTER** The transmitter accepts parallel data from the CPU, converts it to a serial bit stream, inserts the appropriate characters or bits (based on the communication technique) and outputs a composite serial stream of data on the TxD output pin. #### **MODEM CONTROL** The modern control section provides interfacing for three input signals and three output signals used for "handshaking" and status indication between the CPU and a modern. #### SYN/DLE CONTROL This section contains control circuitry and three 8-bit registers storing the SYN1, SYN2, and DLE characters provided by the CPU. These registers are used in the synchronous mode of operation to provide the characters required for synchronization, idle fill, and data transparency. #### SIGNAL DESCRIPTION #### **CPU-RELATED SIGNALS** The following paragraphs describe the CPU-related signals for the EPCI. #### VCC and GND VCC is the +5 volt power supply input and GND is the around connection. #### Reset (RESET) CHARLES AND CONTROL OF THE PROPERTY PRO When high, this input performs a master reset on the EPCI. This signal asynchronously terminates any device activity and clears the mode, command, and status registers. The device assumes the idle state and remains there until initialized with the appropriate control words. #### Address Lines (A0 - A1) The address lines are used to select the internal EPCI registers. Figure 1. Block Diagram 5-152 #### Read/Write (R/W) When low, this input signal designates the read command and when high, the write command. # ~ Chip Enable (CE) This input is the chip enable command. When low, it indicates that control and data lines to the EPCi are valid and that the operation specified by the R/W, A0, and A1 inputs should be performed. When high, chip enable places the D0 through D7 data bus lines in the three-state condition. # Data Bus (D0 - D7) This 8-bit three-state bidirectional data bus is used to transfer commands, data, and status between the EPCi and the CPU. The D0 bit is the least significant bit; D7 the most significant bit. # Transmitter Ready (TxRDY) This output signal is the complement of status register bit SR0. When low, it indicates that the transmit data holding register (THR) is ready to accept a data character from the CPU. It goes high when the data character is loaded. This output is valid only when the transmitter is enabled. It is an opendrain output which can be used as an interrupt to the CPU. # Receiver Ready (RxRDY) This output is the complement of status register bit SR1. When low, it indicates that the receive data holding register (RHR) has a character ready for input to the CPU. It goes high when the RHR is read by the CPU, and also when the receiver is disabled. It is an open-drain output which can be used as an interrupt to the CPU. Table 1. Baud-Rate Generator Characteristics | | 1-2-1- 1. Dau | 1-Rate Generator | | 1 | |--------------|---------------|------------------------|---------------------------------|-----------| | 1 | Beard | Actual | Bessent | ŀ | | MR23-20 | Baud<br>Rate | Fraquency<br>16X Clock | Percent<br>Error | Divisor | | .777733-20 | | | <del></del> | D.418U( | | | Set | A (BRCLK = 4.9152 | MHz) | | | 0000 | 50 | 0.8 kHz | _ | 6144 | | 0001 | 75 | 1.2 | - | 4096 | | 0010 | 110 | 1.7598 | -0.01 | 2793 | | 0011 | 134.5 | 2.162 | _ | 2284 | | 0100 | 150 | 2.4 | _ | 2048 | | 0101 | 200 | 3.2 | - | 1536 | | 0110 | 300 | 4.8 | - | 1024 | | 0111 | 500 | 9.6 | | 512 | | 1000 | 1050 | 16.8329 | 0.196 | 292 | | 1001 | 1200 | 19.2 | | 256 | | 1010 | 1800<br>2000 | 28.7438 | -0.19 | 171 | | 1100 | 2400 | 31,9168 | -0.26 | 154 | | 1101 | 4800 | 38.4 | _ | 128 | | 1110 | 9600 | 76.8<br>163.6 | _ | 64 | | 1111 | 19200 | 307.2 | | 32<br>16 | | | Idaan | 307.2 | | 10 | | | Set | B (BRCLK=4.9152 | MHz) | | | 0000 | 45.5 | 0.7279 kHz | 0,005 | 6752 | | 0001 | <b>5</b> 0 | 0.8 | | 6144 | | 0010 | 75 | 1.2 | | 4096 | | 0011 | 110 | 1.7698 | 0.01 | 2793 | | 0100 | 134.5 | 2,152 | | 2284 | | 0101 | 160 | 2.4 | | 2048 | | 0110 | 300 | 4.8 | _ | 1024 | | 0111 | 600 | 9.6 | _ | 512 | | 1000 | 1200 | 19.2 | - | 256 | | 1001 | 1800 | 28,7438 | -0.19 | 171 | | 1010 | 2000 | 31.9168 | - 0.26 | 154 | | 1011 | 2400 | 38.4 | - | 128 | | 1100 | 4800 | 76.8 | | 64 | | 1101 | 9600 | 153.6 | _ | 32 | | 1110 | 19200 | 307.2 | | 16 | | 1111 | 38400 | 614.4 | <del>-</del> | 3 | | | Set | C (BRCLK = 5.0688 | MHz) | | | 0000 | 50 | 0.8 kHz | _ | 6336 | | 0001 | 76 | 1.2 | _ | 4224 | | 0010 | 110 | 1.78 | _ | 2880 | | 6011 | 134.5 | 2,1523 | 0.016 | 2355 | | 0100 | 150 | 2.4 | - | 2112 | | 0101 | 300 | 4.8 | - | 1056 | | 0110 | 600 | 9.6 | _ | 528 | | 0111 | 1200 | 19.2 | | 264 | | 1000 | 1800 | 28.8 | | 176 | | 1001 | 2000 | 32.081 | 0.253 | 158 | | 1010<br>1011 | 2400<br>3600 | 38.4<br>57.6 | _ | 132<br>88 | | 1100 | 4800 | 76.8 | | 66 | | 1100 | 7200 | 76.8<br>115.2 | _ | 44 | | 1110 | 9600 | 153.6 | _ | 33 | | 1111 | 19200 | 316.8 | 3,125 | 18 | | | | 7.0.0 | · · · · · · · · · · · · · · · · | <u> </u> | NOTE: 16X clock is used in asynchronous mode. In synchronous mode, clock multiplier is 1X and BRG can be used only for $\overline{TxC}$ . # Transmitter Empty (TxEMT/DSCHG) This output is the complement of status register bit SR2. When low, it indicates that the transmitter has completed serialization of the last character loaded by the CPU, or that a change of state of the DSR or DCD inputs has occurred. This output goes high when the status register is read by the CPU, if the TXEMT condition does not exist. Otherwise, the THR must be loaded by the CPU for this line to go high. It is an open-drain output which can be used as an interrupt to the CPU. #### **DEVICE-RELATED SIGNALS** The following paragraphs describe the device-related signals for the EPCI. #### Baud-Rate Clock (BRCLK) This is the clock input to the internal beud-rate generator (see Table 1). This input is not required if external receiver and transmitter clocks are used. #### Receiver Clock (RxC/BKDET) If an external receiver clock is programmed, this input controls the rate at which the character is to be received. Its frequency is 1X, 16X, or 64X the baud rate as programmed by mode register 1. Data are sampled on the rising edge of the clock. If an internal receiver clock is programmed, this pin can be a 1X/16X clock or a break detect output pin. #### Transmitter Clock (TxC/XSYNC) If an external transmitter clock is programmed, this input controls the rate at which the character is transmitted. Its frequency is 1X, 16X, or 64X the baud rate, as programmed by mode register 1. The transmitted data changes on the felling edge of the clock. If an internal transmitter clock is programmed, this pin can be a 1X/16X clock output or an external jam synchronization input. # NOTE The RxC and TxC outputs have short circuit protection (C<sub>L</sub> = 100 pF maximum). Outputs become open circuited upon detection of a zero pulled high or a one pulled low. #### Receive Data (RxD) This signal is the sorial data input to the receiver. "Mark" is high, "space" is low. #### Transmit Data (TxD) This signal is the serial data output to the transmitter. "Mark" is high, "space" is low. The signal will be held in mark a condition when the transmitter is disabled. # Data Set Ready (DSR) This general-purpose input can be used for data set ready or ring indicator condition. Its complement appears as status register bit SR7. The DSR input causes a low output on TXEMT/DSCHG when its state changes if CR2 or CR0 equals one. #### Data Carrier Detect (DCD) This input must be low in order for the receiver to operate. Its complement appears as status register bit SR6. The DCD input causes a low output on TXEMT/DSCHG when its state changes if CR2 or CR0 equals one. If DCD goes high while receiving, the RXC is internally inhibited. #### Clear to Send (CTS) This input must be low in order for the transmitter to operate. If it goes high during transmission, the character in the transmit shift register will be transmitted before termination. #### Date Terminal Ready (DTR) This general-purpose output is the complement of command register bit CR1. It is normally used to indicate that the data terminal is ready. # Request to Send (RTS) This general-purpose output is the complement of command register bit CR5. Normally $\overline{RTS}$ is used to indicate request to send. If the transmit shift register is not empty when CR5 is reset (1 or 0), then $\overline{RTS}$ will go high one $\overline{TxC}$ time after the last serial bit is transmitted. #### **OPERATION** The functional operation of the EPCI is programmed by a set of control words supplied by the CPU. These control words specify items such as synchronous or asynchronous mode, baud rate, number of bits per character, etc. The programming procedure is described in the EPCI programming section of this data sheet. After programming, the EPCI is ready to perform the desired communications functions. The receiver performs serial-to-parallel conversion of data received from a modem or equivalent device. The transmitter converts parallel data received from the CPU to a serial bit stream. These actions are accomplished within the framework specified by the control words. #### RECEIVER The EPCI is conditioned to receive data when the DCD input is low and the RxEN bit in the command register is true. The asynchronous and synchronous modes of receiver operation are described below. #### **Asynchronous Mode** In the asynchronous mode, the receiver looks for a high-to-low (mark-to-space) transition of the start bit on the RxD input line. If a transition is detected, the state of the RxD line is sampled again after a delay of one-half of a bit time. If RxD is now high, the search for a valid start bit is begun again. If RxD is still low, a valid start bit is assumed and the receiver continues to sample the input line at one bit time intervals until the proper number of data bits, the parity bit, and one stop bit have been assembled. The data are then transferred to the receive data holding register, the RxRDY bit in the status register is set, and the DE RXRDY output is asserted. If the character length is less than eight bits, the high order unused bits in the holding register are set to zero. The parity error, framing error, and overrun error status bits are strobed into the status register on the positive going edge of RXC corresponding to the received character boundary. if the stop bit is present, the receiver will immediately begin its search for the next start bit. If the stop bit is absent (framing error), the receiver will interpret a space as a start bit if it persists into the next bit time interval. If a break condition is detected (RxD is low for the entire character as well as the stop bit), only one character consisting of all zeros (with the FE status bit SR5 set) will be transferred to the holding register. The RxD input must return to a high condition before a search for the next start bit begins. Pin 25 (RxC/BKDET) can be programmed to be a break detect output by appropriate satting of MR24 through MR27. If so, a detected break will cause that pin to go high. When RxD returns to mark for one RxC time, pin 25 will go low. Refer to the break-detection timing diagram (Figure 10). ### Synchronous Made When the EPCI is initialized into the synchronous mode, the receiver first enters the hunt mode on a zero-to-one transition of RxEN (CR2). In this mode, as date are shifted into the receiver shift register a bit at a time, the contents of the register are compared to the contents of the SYN1 register. If the two are not equal, the next bit is shifted in and the comparison is repeated. When the two registers match, the hunt mode is terminated and character assembly mode begins. If single SYN operation is programmed, the SYN DETECT status bit is set. If double SYN operation is programmed, the first character assembled after SYN1 must be SYN2 in order for the SYN DETECT bit to be set. Otherwise, the EPCI returns to the hunt mode. (Note that the sequence SYN1-SYN1-SYN2 will not achieve synchronization.) When synchronization has been achieved, the EPCI continues to assemble characters and transfer them to the holding register, setting the RxRDY status bit and asserting the RxRDY output each time a character is transferred. The PE and OE status bits are set as appropriate. Further receipt of the appropriate SYN sequence sets the SYN DETECT status bit. if the SYN stripping mode is commanded, SYN characters are not transferred to the holding register. Note that the SYN characters used to establish initial synchronization are not transferred to the holding register in any case. External jam synchronization can be achieved via pin 9 by appropriate setting of MR27 through MR24. When pin 9 is an XSYNC input, the internal SYN1, SYN1-SYN2, and DLE-SYN1 detection is disabled. Each positive going signal on XSYNC will cause the receiver to establish synchronization on the rising edge of the next RXC pulse. Character assembly will start with the RxD input at this edge. The XSYNC signal may be lowered on the next rising edge of RXC. This external synchronization will cause the SYN DETECT status bit to be set until the status register is read. Refer to XSYNC timing diagram (Figure 9). #### TRANSMITTER The EPCI is conditioned to transmit data when the CTS input is low end the TxEN command register bit is set. The EPCI indicates to the CPU that it can accept a cheracter for transmission by setting the TxRDY status bit and asserting the TxRDY output. When the CPU writes a character into the transmit data holding register, these conditions are negated. Data are transferred from the holding register to the transmit shift register when it is idle or has completed transmission of the previous character. The TxRDY conditions are then asserted again. Thus, one full character time of buffering is provided. The following paragraphs describe the asynchronous and synchronous modes of operating the transmitter. # Asynchronous Mode In the asynchronous mode, the transmitter automatically sends a start bit followed by the programmed number of data bits, the least eignificant bit being sent first. It then appends an optional odd or even parity bit and the programmed number of stop bits. If following transmission of the data bits, a new character is not available in the transmit holding register, the TxD output remains in the marking (high) condition and the TxEMT/DSCHG output and its corresponding status bit are asserted. Transmission resumes when the CPU loads a new character into the holding register. The transmitter can be forced to output a continuous low (BREAK) condition by setting the send break command bit (CH3) high. #### Synchronous Mode When the EPCI is initially conditioned to transmit in the synchronous mode, the TxD output remains high and the TxRDY condition is asserted until the first character to be transmitted (usually a SYN character) is loaded by the CPU. Subsequent to this, a continuous stream of characters is transmitted. No extra bits (other than parity if commanded) are generated by the EPCI unless the CPU fails to send a new character to the EPCI by the time the transmitter has completed sending the previous character. Since synchronous communication does not allow gaps between characters, the EPCI asserts TxEMT and automatically "fills" the gap by transmitting SYN1s, SYN1-SYN2 doublets, or DLE-SYN1 doublets depending on the state of MR16 and MR17. Normal transmission of the message resumes when a new character is available in the transmit data holding register. If the SEND DLE bit in the command register is true, the DLE character is automatically transmitted prior to transmission of the message character in the THR. #### **EPCI PROGRAMMING** Prior to initiating data communications, the EPCI operating mode must be programmed by performing write operations to the mode end command registers. In addition, if synchronous operation is programmed, the appropriate SYN/DLE registers must be loaded. The EPCI can be reconfigured at any time during program execution. A flowchart of the initialization process is shown in Figure 2. The internal registers of the EPCI are accessed by applying specific signals to the CE, R/W, A1, and A0 inputs. The conditions necessary to address each register are shown in Table 2. Ď Table 2. Register Addressing | CE | A1 | A0 | R/W | Function | |----|----|-----|-----|---------------------------------| | 1 | х | × | Х | Three-State Data Bus | | 0 | 0 | 0 | 0 | Read Receive Holding Register | | 0. | ٥ | 0 | 1 | Write Transmit Holding Register | | 0 | 0 | 1 1 | 0 | Read Status Register | | 0 | 0 | 1 1 | 1 | Write SYN1/SYN2/DLE Registers | | 0 | 1 | 0 | 0 | Read Mode Registers 1/2 | | 0 | 1 | 0 | 1 | Write Mode Registers 1/2 | | 0 | 1 | 1 | 0 | Read Command Register | | 0 | 1 | 1 | 1_1 | Write Command Register | NOTE: See AC characteristics section for timing requirements. 1-154 The SYN1, SYN2, and DLE registers are accessed by performing write operations with the conditions A1=0, A0=1, and $\overline{R}/W=1$ . The first operation loads the SYN1 register, the next loads the SYN2 register, and the third loads the DLE register. Reading or loading the mode registers is done in a similar manner. The first write (or read) operation addresses mode register 1 and a subsequent operation addresses mode register 2. If more than the required number of accesses are made, the internal sequencer recycles to point at the first register. The pointers are reset to SYN1 register and mode register 1 by a RESET input or by performing a read command register operation. The pointers are unaffected by any other read or write operation. The EPCI register formats are summarized in Tables 3, 4, 5, and 6. Mode registers 1 and 2 define the general operational characteristics of the EPCI while the command register controls the operation within this basic framework. The EPCI indicates its status in the status register. These registers are cleared when a RESET input is applied. ## **MODE REGISTER 1 (MR1)** Table 3 illustrates mode register 1. Bits MR10 and MR11 select the communication format and baud-rate multiplier. The synchronous mode and 1X multiplier is specified by 00. The 1X, 16X, and 64X multipliers are programmable for asynchronous format. However, the multiplier in asynchronous format applies only if the external clock input option is selected by bits MR24 and MR25. Figure 2. Initialization Flowchart **OPERATE** RECONFIGURE? RCVR AND XMTR Table 3. Mode Register 1 (MR1) | MR17 | MR16 | MR16 | MR14 | MR13 MR12 | MR11 MR10 | |--------------------------------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------|-----------------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------| | Sync/Async | | Bync/Async Parity Type Parity Control | | Character<br>Length | Mode and Baud<br>Rate Factor | | Asyno: Stop Bit Length 00=Invalid 01=1 Stop Bit 10=1% Stop Bits 11=2 Stop Bits | | 0 = Odd<br>1 = Even | 0 = Disabled<br>1 = Enabled | 00=5 Bits<br>01=6 Bits<br>10=7 Bits<br>11=8 Bits | 00 = Synchronous 1X Rate 01 = Asynchronous 1X Rate 10 = Asynchronous 16X Rate 11 = Asynchronous 64X Rate | | Sync:<br>Number of<br>SYN Cher<br>0 = Double<br>SYN<br>1 = Single<br>SYN | Sync:<br>Transparency<br>Control<br>0 – Normal<br>1 – Transparent | | | | | #### NOTE: Baud rate factor in asynchronous applies only if external clock is selected. Factor is 16X if internal clock is selected. Mode must be selected (MR11, MR10) in any case. #### Table 4. Mode Register 2 (MR2) | | | | | | | | | _ , | | | | |------|-----|-----|--------|---------------------|-----------|-----|-----|--------------------|----------------|---------------------------|--| | | | | - | MR27 | MR27-MR24 | | | | | | | | | TxC | RxC | Pin \$ | Pin 25 | | TxC | RxC | Pin 9 | Pin 26 | Baud Rate Selection | | | 0000 | Ε | Ε | TxC | RxC (Async or Sync) | - 1000 | E | E | XSYNC1 | RxC/TxC (Sync) | | | | 0001 | E | 1 | TxC | 1X (Async or Sync) | 1001 | Ε | ı | TxC | BKDET (Async) | | | | 0010 | 1 | E | 1X | RxC (Async or Sync) | 1010 | ı | E | XSYNC <sup>1</sup> | RxC (Sync) | 1 | | | 0011 | 1 | 1 | 1X | 1X (Async or Sync) | 1011 | 1 | - 1 | 1X | BKDET (Async) | See Baud Rates in Table 1 | | | 0100 | E | E | TxC | RXC (Async or Sync) | 1100 | E | E | XSYNC <sup>1</sup> | RxC/TxC (Sync) | [ | | | 0101 | E | 1 | TxC | 16X (Async or sync) | 1101 | E | ı | TxC | BKDET (Async) | | | | 0110 | i | E | 16X | RxC (Async or sync) | 1110 | 1 | Ε | SCYNC1 | RxC (Sync) | | | | 0111 | 1 | • | 16X | 16X (Async or Sync) | 1111 | 1 | 1 | 16X | BKDET (Async) | | | 1. When pin 9 is programmed as XSYNC input, SYN1-SYN2, and DLE-SYN1 detection is disabled. E = External clock I = Internel clock (BRG) 1X and 16X are clock outputs 1-167 | CR7 CR6 | CR5 | CR4 | CR3 | CR2 | CR1 | CRO | |---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------------------------------------|------------------------------|------------------------------------------------|-------------------------------| | Operating Mode | Request<br>To Send | Reset Error | Sync/Async | Receive<br>Control<br>(RxEN) | Data Terminal<br>Ready | Trenamit<br>Control<br>(TxEN) | | 00 = Normal Operation<br>01 = Async:<br>Automatic<br>Echo Mode<br>Sync: SYN and/or<br>DLE Stripping Mode<br>10 = Local Loopback<br>11 = Remote Loopback | 0 = Force RTS Output High One Clock Time After TxSR Serialization O = Normal 1 = Reset Error Flags in Status Register (FE, OE, PE/DLE | | Async:<br>Force Breek<br>0=Normal<br>1=Force Breek | 0 - Dieable 0 - 1 - Enable | 0=Force DTR Output High 1=Force DTR Output Low | 0 - Disable<br>1 - Enable | | | | | Sync:<br>Send DLE<br>0 = Normal<br>1 = Send DLE | | | | Table & Contra Declater (CD) | 8R7 | 8R6 | ∵ SR5 | 8R4 | 5R3 | 8R2 | SR1 | 5R0 | |-----------------------------------------------------|------------------------|----------------------------------------------|------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------------------|--------------------------------------------------------------------------|------------------------------------------------------------------------| | Data Set<br>Ready | Data Carrier<br>Detect | FE/SYN<br>Detect | Overrun | PE/DLE<br>Detect | TxEMT/D8CHQ | RxRDY | TxRDY | | 0 = DSR Input<br>is High<br>1 = DSR Input<br>is Low | | Async:<br>0 = Normal<br>1 = Framing<br>Error | 0 = Normal<br>0 = Overrun<br>Error | Async:<br>0= Normal<br>1 = Parity Error | 0 = Normal 1 = Change in DSR, or DCD, or Transmit Shift Register is Empty | 0 = Receive Holding Register Empty 1 = Receive Holding Register Has Data | 0 = Transmit Holding Register Busy 1 = Transmit Holding Register Empty | | : | | Sync: . 0 = Normal 1 = SYN Detected | | Sync:<br>0 = Normal<br>1 = Parity Error<br>or DLE<br>Received | | · | | 1-159 Bits MR12 and MR13 select a character length of 5, 6, 7, or 8 bits. The character length does not include the parity bit, if programmed, and does not include the start and stop bits in asynchronous mode. Bit MR14 controls parity generation. If enabled, a parity bit is added to the transmitted character and the receiver performs a parity check on incoming data. Bit MR15 selects odd or even parity when parity is enabled by MR14. In asynchronous mode, MR16 and MR17 select character framing of 1, 1.5, or 2 stop bits. If 1X baud rate is programmed, 1.5 stop bits default to 1 stop bit on transmit. In synchronous mode, MR17 controls the number of SYN characters used to establish synchronization and for character fill when the transmitter is idle. The SYN1 register alone is used if MR17 equals one, and SYN1-SYN2 are used when MR17 equais zero. If the transparent mode is specified by MR16, the DLE-SYN1 registers are used to establish character fill and SYN detect, but the normal synchronization sequence is used to establish character synchronization. When transmitting, a DLE character in the transmit holding register will cause a second DLE character to be transmitted. The DLE stuffing eliminates the software DLE compare and stuff on each transparent mode data character. If the send DLE command (CR3) is active when a DLE is loaded into THR, only one additional DLE will be transmitted. Also DLE stripping and DLE detect (with MR14=0) are enabled. The bits in the mode register affecting character assembly and disassembly (MR12 through MR16) can be changed dynamically (during the active receive/transmit operation). The character mode register affects both the transmitter and receiver; therefore in synchronous mode, changes should be made only in half-duplex mode (when either RxEN or TxEN equals one but not when both simultaneously equal one). In asynchronous mode, character changes should be made when RXEN and TXEN equal zero or when TXEN equals one and the transmitter is marking in half-duplex mode (RxEN equals 0). To affect assembly/disessembly of the next received/ transmitted character, MR12 through MR15 must be changed within n bit times of the active going state of RxRDY/TxRDY. Transparent and non-transparent mode changes (MR16) must occur within n-1 bit times of the character to be affected when the receiver or transmitter is active (n = smaller of the new and old character lengths). #### **MODE REGISTER 2 (MR2)** Table 4 Illustrates mode register 2. Bits MR20, MR21, MR22, and MR23 control the frequency of the internal baudrate generator (BRG). Sixteen rates are selectable for each EPCI version (A, B, C). Versions A and B specify a 4,9152 MHz TTL Input at BRCLK (pln 20); version C specifies a 5.0688 MHz Bits MR20 through MR23 are "don't cares" if external clocks are selected (MR24 and MR25 equal zero). The individual rates are given in Table 1. Bits MR24 through MR27 select the receive and transmit clock source (either the BRG or an external input) and the function at the TxC/XSYNC and RxC/BKDET pins (see Table 4). # **COMMAND REGISTER** Table 5 flustrates the command register. Bits CR0 (TxEN) and CR2 (RxEN) enable or disable the transmitter and receiver respectively. A zero-to-one transition of CR2 forces start bit search (asynchronous) or hunt mode (synchronous) on the second RxC rising edge. Disabling the receiver causes RxRDY to go high (inactive). If the transmitter is disabled, it will complete the transmission of the character in the transmit shift register (if any) prior to terminating operation. The TxD output will then remain in the marking state (high) while TXRDY and TXEMT will go high (inactive). If the receiver is disabled, it will terminate operation immediately. Any character being assembled will be neglected. A zero to one transition of CR2 will initiate start bit search (asynchronous) or hunt mode (synchronous). Bits CR1 (DTR) and CR5 (RTS) control the DTR and RTS outputs. Data at the outputs are the logical complement of the register data. in asynchronous mode, setting CR3 will force Ŋ and hold the TxD output low (spaoing condition) at the end of the current transmitted character. Normal operation resumes when CR3 is cleared. The TxD line will go high for at least one bit time before beginning transmission of the next character in the transmit data holding register. In synchronous mode, setting CR3 causes the transmission of the DLE register contents prior to sending the character in the transmit data holding register. Since this is a one time command, CR3 does not have to be reset by software. The CR3 bit should be set when entering and exiting transparent mode and for all DLE/non-DLE character sequences. Setting CR4 causes the error flegs in the status register (SR3, SR4, and SR5) to be cleared. This is a one time command. There is no internal latch for this bit. When CR5 (RTS) is set, the RTS pin is forced low and the transmit serial logic is enabled. A one-to-zero transition of CR5 will cause RTS to go high (inactive) one TxC time after the last serial bit has been transmitted (if the transmit shift register was not empty). The EPCI can operate in one of the four submodes described below with each major mode (synchronous or asynchronous). The operational submode is determined by CR7 and CR6, if CR7 and CR6 equal 00, the normal mode is operational with the transmitter and receiver operating independently in accordance with the mode and status register instructions. #### **Automatic-Echo Submode** In asynchronous mode with CR7 and CR6 equal to 01, the EPCI is placed in the automatic-echo mode. Clocked, regenerated received data is automatically directed to the TxD line while normal receiver operation continues. The receiver must be enabled (CR2 equals one), but the transmitter need not be enabled. The CPU-to-receiver communication continues normally, but the CPU-to-transmitter link is disabled. Only the first character of a break condition is echoed. The TxD output will go high until the next valid start is detected. The following conditions are true while in automatic-echo mode: - Data assembled by the receiver are automatically placed in the transmit holding register and retransmitted by the transmitter on the TxD output. - 2. The transmitter is clocked by the receive clock. - 3. The TXRDY output equals one. - The TxEMT/DSCHG pin will reflect only the data set change condition. - 5. The TxEN command (CR0) is ignored. # **Automatic SYN/DLE Stripping Submode** in synchronous mode with CR7 and CR6 equal to 01, the EPCI is placed in the automatic SYN/DLE stripping mode. The exact action taken depends on the setting of the MR16 and MR17 bits. - In the nontransparent single SYN mode (MR17 and MR16 equal 10), characters in the data stream matching SYN1 are not transferred to the receive data holding register (RHR). - In the nontransparent double SYN mode (MR17 and MR16 equal 00), characters in the data stream matching SYN1 or SYN2 (if immediately preceded by SNY1) are not transferred to the RHR. In transparent mode (MR16 equals one), characters in the data stream matching DLE or SYN1 (if immediately preceded by DLE) are not transferred to RHR. However, only the first DLE of a DLE-DLE pair is stripped. Note that the automatic stripping mode does not affect the settling of the DLE detect and SYN detect status bits (SR3 and SR6). #### Diagnostic Submodes Two diagnostic sub-modes (local loopback and remote loopback) can also be configured. These submodes are described below. LOCAL LOOPBACK MODE — in local loopback mode (CR7 and CR6 equal 10), the following loops are connected internally: - The transmitter output is connected to the receiver input. - The DTR output is connected to DCD input and RTS output is connected to CTS Input. - 3. The receiver is clocked by the transmit clock. - 4. The DTR, RTS, and TxD outputs are held high. - 5. The CTS, DCD, DSR, and RxD inputs are ignored. Additional requirements to operate in the local loopback mode are that CR0 (TxEN), CR1 (DRT), and CR5 (RTS) must be set to one. The CR2 (RxEN) bit is ignored by the EPCI. REMOTE LOOPBACK SUBMODE — The second diagnostic mode is the remote loopback mode (CR6 and CR7 equal 11). In this mode: - Data assembled by the receiver are automatically placed in the transmit holding register and retransmitted by the transmitter on the TxD output. - 2. The transmitter is clocked by the receive clock. - No data are sent to the local CPU, but the error status conditions (PE, OE, FE) are set. - The RXRDY, TXRDY, and TXEMT/DSCHG outputs are held high. - 5. The CR1 (TxEN) bit is ignored. - 6. All other signals operate normally. #### STATUS REGISTER The data contained in the status register (see Table 6) indicate receiver and transmitter conditions and modern/data set status. The SR0 bit is the transmitter ready (TxRDY) status bit. It, and its corresponding output, are valid only when the transmitter is enabled. If equal to zero, it indicates that the transmit data holding register has been loaded by the CPU and the data has not been transferred to the transmit shift register. If set equal to one, it indicates that the holding register is ready to accept data from the CPU. The SR0 bit is initially set when the transmitter is enabled by CR0, unless a character has previously been loaded into the holding register. It is not set when the automatic-scho or remote loopback modes are programmed. When this bit is set, the TXRDY output pin is low. In the automatic-scho and remote loopback modes, the output is held high. The receiver ready (RxRDY) status bit, SR1, indicates the condition of the receive data holding register. If set, it indicates that a character has been loaded into the holding register from the receive shift register and is ready to be read by the CPU. If equal to zero, there is no new character in the holding register. This bit is cleared when the CPU reads the receive data holding register or when the receiver is disabled by CR2. When set, the RxRDY output is low. The TxEMT/DSCHG bit, SR2, when set, indicates either a change of state of the DSR or DCD inputs (when CR2 or CR0 equals one) or that the transmit shift register has completed transmission of a character and no new character has been loaded into the transmit data holding register. Note that in synchronous mode, this bit will be set even though the appropriete "fili" character le trensmitted. The TXEMT input will not go active until at least one character has been transmitted. It is cleared by loading the transmit data holding register. The DSCHG condition is enabled when either TxEN or RxEN equals one. It is cleared when the status register is read by the CPU. If the status register is read twice and SR2 equals one, when SR6 and SR7 remain unchanged, then a TXEMT condition exists. When SR2 is set, the TxEMT/DSCHG output is low. The SR3 bit, when set, indicates a received parity error when parity is enabled by MR14. In synchronous transparent mode (MR16 equals one) with parity disabled, SR3 indicates that a character matching DLE register was received and the present character is neither SYN1 nor DLE. This bit is cleared when the next character following the above sequence is loaded into RHR, when the receiver is disabled, or when a reset error command (CR4) is received. The overrun error status bit, SR4, indicates that the previous character loaded into the receive holding register was not read by the CPU at the time a new received character was transferred into it. This bit is cleared when the receiver is disabled or by the reset error command, CR4. In asynchronous mode, the SR5 bit signifies that the received character was not framed by a stop bit, i.e., only the first stop bit is checked. If RHR equals zero when SR5 equals one, a break condition is present. In synchronous nontransparent mode (MR16 equals zero), SR5 indicates receipt of the SYN1 character in single SYN mode or the SYN1-SYN2 pair in double SYN mode. In synchronous transparent mode (MR16 equals one), this bit is set upon detection of the initial synchronizing characters (SYN1 or SYN1-SYN2) and, after synchronization has been achieved, when a DLE-SYN1 pair is received. The SR5 bit is reset when the receiver is disabled, when the reset error command is given in asynchronous mode, or when the status register is read by the CPU in the synchronous The SR6 and SR7 bits reflect the conditions of the DCD and DSR inputs respectively. A low input sets the corresponding status bit and a high input clears it. # **ELECTRICAL SPECIFICATIONS** #### MAXIMUM RATINGS (Voltages Referenced to GND) | Ratings | Symbol | Value | Unit | |-------------------------------------|-----------------|--------------|------| | Operating Ambient Temperature Renge | TA | 0 to +70 | ٩C | | Storage Temperature Range | Tatg | -55 to +150 | °C | | All Input Voltages | V <sub>in</sub> | -0.3 to +7.0 | V | #### THERMAL CHARACTERISTICS | Characteristics | Symbol | Value | Symbol | Value | Unit | |--------------------------------------------------------------|--------|-----------------|--------|-------------------|------| | Thermal Resistance Ceramic Plastic, Alloy 42 Plastic, Copper | ALB | 60<br>110<br>72 | €7¢ | 30#<br>60#<br>35# | °C/W | **<sup>\*</sup>Estimated** The device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation it is recommended that Vin and Vout be constrained to the range GND≤(Vin or Vout)≤VCC. . . . . . Lings # **POWER CONSIDERATIONS** The average chip-junction temperature, T<sub>1</sub>, in °C can be obtained from: (1) $T_J = T_A + (P_D \cdot \theta_{JA})$ Where: T<sub>A</sub> = Ambient Temperature, ℃ 8JA = Package Thermal Resistance, Junction-to-Ambient, ºC/W PD = PINT + PPORT PINT = ICC × VCC, Watts — Chip Internal Power PPORT = Port Power Dissipation, Watts — User Determined . For most applications PPORT < PINT and can be neglected. PPORT may become significant if the device is configured to drive Darlington bases or sink LED loads. 'An approximate relationship between PD and TJ (if PPORT is neglected) is: PD = K + (TJ + 273°C) (2) Solving equations 1 and 2 for K gives: $K = P_D \cdot (T_A + 273^{\circ}C) + \theta_{JA} \cdot P_D^2$ (3) Where K is a constant pertaining to the particular part. K can be determined from equation (3) by measuring PD (at equilibrium) for a known TA. Using this value of K, the values of PD and TJ can be obtained by solving equations (1) and (2) iteratively for any value of TA. The total thermal resistance of a package ( $\theta_{AA}$ ) can be separated into two components, $\theta_{AA}$ and $\theta_{AA}$ , representing the barrier to heat flow from the semiconductor junction to the peckage (case) surface (0,0) and from the case to the outside ambient (00A). These terms are related by the equation: ₺JA=₺JC+₺CA θJC is device related and cannot be influenced by the user. However, θCA is user dependent and can be minimized by such there mal management techniques as heat sinks, ambient air cooling, and thermal convention. Thus, good thermal management on the part of the user can significantly reduce $\theta$ CA so that $\theta$ JA approximately equals $\theta$ JC. Substitution of $\theta$ JC for $\theta$ JA in equation (1) will result in a lower semiconductor junction temperature. Values for thermal resistance presented in this data sheet, unless estimated, were derived using the procedure described in Motorola Reliability Report 7843, "Thermal Resistance Measurement Method for MC68XX Microcomponent Devices," and are provided for design purposes only. Thermal measurements are complex and dependent on procedure and setup. User derived values for thermal resistance may differ. DC ELECTRICAL CHARACTERISTICS (V<sub>CC</sub>=5.0 V ±5%, T<sub>A</sub>=0° to 70°C unless otherwise noted) | Characteristic | | Symbol | Min | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|---------------------------------------------------------|----------|----------------|------| | Input High Voltage | | Ун | 2.0 | VCC | V | | Input Low Voltage | | VIL | -0.3 | 0.8 | V | | Output High Voltage (IOH = -400 µA) (see Note) | | VOH | 2.4 | | V | | Output Low Voltage (IQL = 2.2 mA) | | VOL | - | 0.4 | V | | input Leakage Current (Vin=0 to 5.5 V) | | l <sub>I</sub> L | - | 10 | μА | | Output Leskage Current, 3-State (Vout=0 to 6.25 V) | Data Bus Low<br>Data Bus High | ILL<br>ILH | _ | 10<br>10 | μA | | Power Supply Current | | CC | _ | 150 | mA | | Power Dissipation | <u> </u> | PD | - | 800 | mW | | Cepacitance (T <sub>A</sub> =25°C, V <sub>CC</sub> =0 V) Input (V <sub>in</sub> =V <sub>out</sub> =0 V) Output (f <sub>o</sub> =1 MHz) Input/Output (Unmeasured Pins Tied to Ground) | | C <sub>in</sub><br>C <sub>out</sub><br>C <sub>i/O</sub> | <u>-</u> | 20<br>20<br>20 | рF | NOTE: TXRDY, RXRDY, and TXEMT/DSCHG outputs are open drain. D AC ELECTRICAL CHARACTERISTICS (VCC = 5.0 V ±5%, TA = 0° to 70°C unless otherwise noted) (see Figures 3-11) | Characteristic | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------------------------------------------|-------------------|------------|------------------|------------------|------| | Pulse Width, Reset | tres | 1000 | | <u> </u> | US | | Pulse Width, Chip Enable | †CE | 250 | _ | | ne | | Address Setup Time | tas | 10 | _ | _ | ns | | Address Hold Time | t <sub>A</sub> H. | 10 | _ | _ | ns | | R/W Control Setup Time | tC8 | 10 | _ | | ns | | R/W Control Hold Time | †CH | 10 | _ | _ | ns | | Data Setup Time for Write | tDS | 150 | _ | - | ns | | Data Hold Time for Write | †DH | Ó | | _ | ns | | Receive Data Setup Time | tRS | 300 | _ | | П# | | Receive Data Hold Time | tRH | 350 | | - | na | | Data Delay Time for Read (CL = 160 pF) | QQ <sup>†</sup> | _ | _ | 200 | ns | | Data Bus Floating Time for Reed (CL = 150 pF) | <sup>t</sup> DF | | | 100 | ПB | | CE to CE Delay Time | *CED | 600 | <u> </u> | _ | กธ | | Input Clock Frequency, Baud-Rate Generator<br>MC88661A,B/MC2661A,B<br>MC68661C/MC2661C | fBRG | 1.0<br>1.0 | 4.9152<br>5.0698 | 4.9202<br>5.0738 | MHz | | Input Clock Frequency, TxC or RxC (see Note 1) | fR/T | dc | _ | 1.0 | MHz | | Clock Width, Baud Rate High (see Note 2)<br>MC68681A,B/MC2681A,B<br>MC68681C/MC2681C | <sup>†</sup> ВЯН | 76<br>70 | - | | ns | | Clock Width, Baud Rate Low (see Note 2)<br>MC68661A,B/MC2861A,B<br>MC68861C/MC2861C | t <sub>BRL</sub> | 75<br>70 | | - | l ns | | Clock Width, TxC or RxC High | tR/TH | 480 | | | na | | Clock Width, TxC or RxC Low (see Note 1) | tR/TL | 480 | _ | | ns | | TxD Delay from Falling Edge of TxC (C <sub>L</sub> =150 pF) | †TXD | _ | _ | 650 | ns | | Skew Between TxD Changing and Felling Edge of TxC Output (C <sub>L</sub> =150 pF) (see Note 3) | पटs | _ | 0 | _ | ns | # NOTES: in asynchronous local loopback mode, using the X1 clock, the following parameters apply: f<sub>R/T</sub>=0.83 MHz maximum; t<sub>R/TL</sub>=700 ns minimum. <sup>&</sup>gt; 2. Under test conditions of 5.0688 MHz fgRG (MC69661C/MC2661C) and 4.9152 MHz fgRG (MC69661A,B/MC2661A,B), fgRH and tgRL are measured at ViH and ViL respectively. <sup>3.</sup> Parameter applies when internal transmitter clock is used. Figure 3. RESET Timing Diagram Figure 4. Clock Timing Diagram Figure 5. Transmit Timing Diagram Figure 6. Receive Timing Diagram