# **PLL Frequency Synthesizers CMOS** The devices described in this document are typically used as low-power, phase-locked loop frequency synthesizers. When combined with an external low-pass filter and voltage-controlled oscillator, these devices can provide all the remaining functions for a PLL frequency synthesizer operating up to the device's frequency limit. For higher VCO frequency operation, a down mixer or a prescaler can be used between the VCO and the synthesizer IC. These frequency synthesizer chips can be found in the following and other applications: MC145151-2 MC145152-2 MC145155-2 MC145156-2 MC145157-2 MC145158-2 CATV AM/FM Radios Two-Way Radios TV Tuning Scanning Receivers Amateur Radio # CONTENTS | | raye | |-----------------------------------------------|-------| | DEVICE DETAIL SHEETS | - | | MC145151-2 Parallel-Input, Single-Modulus | 2-535 | | MC145152-2 Parallel-Input, Dual-Modulus | | | MC145155-2 Serial-Input, Single-Modulus | 2-542 | | MC145156-2 Serial-Input, Dual-Modulus | | | MC145157-2 Serial-Input, Single-Modulus | 2-550 | | MC145158-2 Serial-Input, Dual-Modulus | 2-553 | | FAMILY CHARACTERISTICS | | | Maximum Ratings | 2-556 | | DC Electrical Characteristics | | | AC Electrical Characteristics | 2-558 | | Timing Requirements | 2-559 | | Frequency Characteristics | 2-560 | | Phase Detector/Lock Detector Output Waveforms | 2-560 | | DESIGN CONSIDERATIONS | | | Phase-Locked Loop — Low-Pass Filter Design | 2-561 | | Crystal Oscillator Considerations | | | Dual-Modulus Prescaling | | | • | | # Parallel-Input PLL Frequency Synthesizer # Interfaces with Single-Modulus Prescalers The MC145151-2 is programmed by 14 parallel-input data lines for the N counter and 3 input lines for the R counter. The device features consist of a reference oscillator, selectable-reference divider, digital-phase detector, and 14-bit programmable divide-by-N counter. The MC145151-2 is an improved-performance drop-in replacement for the MC145151-1. The power consumption has decreased and ESD and latch-up performance have improved. - Low Power Consumption Through Use of CMOS Technology - 3.0 to 9.0 V Supply Range - · On- or Off-Chip Reference Oscillator Operation - · Lock Detect Signal - · + N Counter Output Available - · Single Modulus/Parallel Programming - 8 User-Selectable + R Values: 8, 128, 256, 512, 1024, 2048, 2410, 8192 - + N Range = 3 to 16383 - "Linearized" Digital Phase Detector Enhances Transfer Function Linearity - · Two Error Signal Options: Single Ended (Three-State) or Double Ended - . Chip Complexity: 8000 FETs or 2000 Equivalent Gates #### PIN ASSIGNMENTS PLASTIC DIP # MC145151.2 The PLCC (FN suffix) package will be phased out for this device and is NOT RECOMMENDED FOR NEW DESIGNS. #### **BLOCK DIAGRAM** NOTE: NO-N13 inputs and inputs RA0, RA1, and RA2 have pull-up resistors that are not shown. # PIN DESCRIPTIONS #### INPUT PINS ## fin # Frequency Input (Pin 1) Input to the + N portion of the synthesizer. fin is typically derived from loop VCO and is ac coupled into the device. For larger amplitude signals (standard CMOS logic levels) do coupling may be used. # RA0-RA2 # Reference Address Inputs (Pins 5, 6, 7) These three inputs establish a code defining one of eight possible divide values for the total reference divider, as defined by the table below. Pull-up resistors ensure that inputs left open remain at a logic 1 and require only a SPST switch to alter data to the zero state. | Refer | ence Addres | Total<br>Divide | | |-------|-------------|-----------------|-------| | RA2 | RA1 | RA0 | Value | | 0 | 0 | 0 | 8 | | 0 | 0 | 1 | 128 | | 0 | 1 | 0 | 256 | | ٥ | 1 | 1 | 512 | | 1 | 0 | 0 | 1024 | | 1 | 0 | 1 | 2048 | | 1 | 1 | 0 | 2410 | | 1 | 1 | 1 | 8192 | # N0-N11 # N Counter Programming inputs (Pins 11–20, 22–25) These inputs provide the data that is preset into the + N counter when it reaches the count of zero. No is the least significant and N13 is the most significant. Pull-up resistors ensure that inputs left open remain at a logic 1 and require only a SPST switch to alter data to the zero state. #### T/R #### Transmit/Receive Offset Adder Input (Pin 21) This input controls the offset added to the data provided at the N inputs. This is normally used for offsetting the VCO frequency by an amount equal to the IF frequency of the transceiver. This offset is fixed at 856 when T/R is low and gives no offset when T/R is high. A pull-up resistor ensures that no connection will appear as a logic 1 causing no offset addition. # OSC<sub>in</sub>, OSC<sub>out</sub> Reference Oscillator Input/Output (Pins 27, 26) These pins form an on-chip reference oscillator when connected to terminals of an external parallel resonant crystal. Frequency setting capacitors of appropriate value must be connected from OSC<sub>in</sub> to ground and OSC<sub>out</sub> to ground. OSC<sub>in</sub> may also serve as the input for an externally-generated reference signal. This signal is typically ac coupled to OSC<sub>in</sub>, but for larger amplitude signals (standard CMOS logic levels) dc coupling may also be used. In the external reference mode, no connection is required to OSC<sub>out</sub>. # **OUTPUT PINS** # **PDout** #### Phase Detector A Output (Pin 4) Three-state output of phase detector for use as loop error signal. Double-ended outputs are also available for this purpose (see $\phi_V$ and $\phi_R$ ). Frequency fy > f<sub>R</sub> or fy Leading: Negative Pulses Frequency fy < f<sub>R</sub> or fy Lagging: Positive Pulses Frequency fy = f<sub>R</sub> and Phase Coincidence: HighImpedance State #### φη, φν #### Phase Detector B Outputs (Pins 8, 9) These phase detector outputs can be combined externally for a loop-error signal. A single-ended output is also available for this purpose (see **PDout**). If frequency to is greater than fp or if the phase of to is leading, then error information is provided by \$\phi\_V\$ pulsing low. \$\phi\_P\$ remains essentially high. If the frequency fy is less than fR or if the phase of fy is lagging, then error information is provided by \$\phi\Rightarrow \text{pulsing low.}\$ by remains essentially high. If the frequency of $f_V = f_R$ and both are in phase, then both $\phi_V$ and $\phi_R$ remain high except for a small minimum time period when both pulse low in phase. #### fy # N Counter Output (Pin 10) This is the buffered output of the + N counter that is internally connected to the phase detector input. With this output available, the + N counter can be used independently. #### LD #### **Lock Detector Output (Pin 28)** Essentially a high level when loop is locked (fp, fy of same phase and frequency). Pulses low when loop is out of lock. #### **POWER SUPPLY PINS** #### VDD # Positive Power Supply (Pin 3) The positive power supply potential. This pin may range from + 3 to + 9 V with respect to VSS. #### Vee #### **Negative Power Supply (Pin 2)** The most negative supply potential. This pin is usually ground. #### TYPICAL APPLICATIONS Figure 1. 5 MHz to 5.5 MHz Local Oscillator Channel Spacing = 1 kHz - 1. f<sub>R</sub> = 4.1667 kHz; + R = 2410; 21.4-MHz low side injection during receive. - Frequency values shown are for the 440–470 MHz band. Similar implementation applies to the 406–440 MHz band. For 470–512 MHz, consider reference oscillator frequency X9 for mixer injection signal (90.3750 MHz). Figure 2. Synthesizer for Land Mobile Radio UHF Bands Data Sheet Continued on Page 2-556 # Parallel-Input PLL Frequency Synthesizer # Interfaces with Dual-Modulus Prescalers The MC145152-2 is programmed by sixteen parallel inputs for the N and A counters and three input lines for the R counter. The device features consist of a reference oscillator, selectable-reference divider, two-output phase detector, 10-bit programmable divide-by-N counter, and 6-bit programmable + A counter. The MC145152-2 is an improved-performance drop-in replacement for the MC145152-1. Power consumption has decreased and ESD and latch-up performance have improved. - Low Power Consumption Through Use of CMOS Technology - 3.0 to 9.0 V Supply Range - · On- or Off-Chip Reference Oscillator Operation - Lock Detect Signal - Dual Modulus/Parallel Programming - 8 User-Selectable + R Values: 8, 64, 128, 256, 512, 1024, 1160, 2048 - + N Range = 3 to 1023, + A Range = 0 to 63 - · Chip Complexity: 8000 FETs or 2000 Equivalent Gates # PIN ASSIGNMENTS # MC145152-2 The PLCC (FN suffix) package will be phased out for this device and is NOT RECOMMENDED FOR NEW DESIGNS. #### **BLOCK DIAGRAM** NOTE: NO-N9, A0-A5, and RA0-RA2 have pull-up resistors that are not shown. #### PIN DESCRIPTIONS ### **INPUT PINS** fin # Frequency Input (Pin 1) Input to the positive edge triggered + N and + A counters. $f_{\text{in}}$ is typically derived from a dual-modulus prescaler and is ac-coupled into the device. For larger amplitude signals (standard CMOS logic levels) dc coupling may be used. # **RA0, RA1, RA2** # Reference Address Inputs (Pins 4, 5, 6) These three inputs establish a code defining one of eight possible divide values for the total reference divider. The total reference divide values are as follows: | Refere | ence Address | Total<br>Divide | | |--------|--------------|-----------------|-------| | RA2 | RA1 | RAO | Value | | 0 | 0 | 0 | 8 | | 0 | 0 | 1 1 | 64 | | 0 | 1 | 0 | 128 | | 0 | 1 1 | 1 | 256 | | 1 | Ιo | 0 | 512 | | 1 | 1 0 | 1 | 1024 | | 1 | 1 1 | 0 | 1160 | | 1 | l 1 | 1 1 | 2048 | # NO-N9 #### N Counter Programming Inputs (Pins 11-20) The N inputs provide the data that is preset into the + N counter when it reaches the count of 0. N0 is the least significant digit and N9 is the most significant. Pull-up resistors ensure that inputs left open remain at a logic 1 and require only a SPST switch to alter data to the zero state. # **A Counter Programming Inputs** # (Pins 23, 21, 22, 24, 25, 10) The A inputs define the number of clock cycles of fin that require a logic 0 on the MC output (see *Dual-Modulus Prescaling* section). The A inputs all have internal pull-up resistors that ensure that inputs left open will remain at a logic 1. # OSCin, OSCout # Reference Oscillator Input/Output (Pins 27, 26) These pins form an on-chip reference oscillator when connected to terminals of an external parallel resonant crystal. Frequency setting capacitors of appropriate value must be connected from OSC<sub>in</sub> to ground and OSC<sub>out</sub> to ground. OSC<sub>in</sub> may also serve as the input for an externally-generated reference signal. This signal is typically ac coupled to OSC<sub>in</sub>, but for larger amplitude signals (standard CMOS logic levels) dc coupling may also be used. In the external reference mode, no connection is required to OSC<sub>OUt</sub>. ## **OUTPUT PINS** #### ΦR, ΦV #### Phase Detector B Outputs (Pins 7, 8) These phase detector outputs can be combined externally for a loop-error signal. If the frequency fy is greater than $f_R$ or if the phase of fy is leading, then error information is provided by $\phi_V$ pulsing low. $\phi_R$ remains essentially high. If the frequency $f_V$ is less than $f_R$ or if the phase of $f_V$ is lagging, then error information is provided by $\phi_R$ pulsing low. $\phi_V$ remains essentially high. If the frequency of fy = fp and both are in phase, then both $\phi y$ and $\phi p$ remain high except for a small minimum time period when both pulse low in phase. #### MC ## **Dual-Modulus Prescale Control Output (Pin 9)** Signal generated by the on-chip control logic circuitry for controlling an external dual-modulus prescaler. The MC level will be low at the beginning of a count cycle and will remain low until the + A counter has counted down from its programmed value. At this time, MC goes high and remains high until the + N counter has counted the rest of the way down from its programmed value (N - A additional counts since both + N and + A are counting down during the first portion of the cycle). MC is then set back low, the counters preset to their respective programmed values, and the above sequence repeated. This provides for a total programmable divide value (NT) = N $\cdot$ P + A where P and P + 1 represent the dual-modulus prescaler divide values respectively for high and low MC levels, N the number programmed into the + N counter, and A the number programmed into the + A counter. # LD Lock Detector Output (Pin 28) Essentially a high level when loop is locked (fp, fy of same phase and frequency). Pulses low when loop is out of lock. #### **POWER SUPPLY PINS** # V<sub>DD</sub> Positive Power Supply (Pin 3) The positive power supply potential. This pin may range from + 3 to + 9 V with respect to Vss. # ٧ss # Negative Power Supply (Pin 2) The most negative supply potential. This pin is usually ground. # TYPICAL APPLICATIONS Figure 1. Synthesizer for Land Mobile Radio VHF Bands - 1. Receiver 1st. I.F. = 45-MHz, low side injection; Receiver 2nd. I.F. = 11.7 MHz, low side injection. - 2. Duplex operation with 45-MHz receiver/transmit separation. - 3. $f_R = 7.5 \text{ kHz}$ ; + R = 2048. - 4. N<sub>total</sub> = N 64 + A = 27501 to 28166; N = 429 to 440; A = 0 to 63. - 5. MC145158-2 may be used where serial data entry is desired. - High frequency prescalers (e.g., MC12018 [520 MHz] and MC12022 [1 GHz]) may be used for higher frequency VCO and fref implementations. Figure 2. 666-Channel, Computer-Controlled, Mobile Radiotelephone Synthesizer for 800-MHz Cellular Radio Systems Data Sheet Continued on Page 2-556 # Serial-Input PLL Frequency **Synthesizer** # Interfaces with Single-Modulus Prescalers The MC145155-2 is programmed by a clocked, serial input, 16-bit data stream. The device features consist of a reference oscillator, selectablereference divider, digital-phase detector, 14-bit programmable divide-by-N counter, and the necessary shift register and latch circuitry for accepting serial input data. The MC145155-2 is an improved-performance drop-in replacement for the MC145155-1. Power consumption has decreased and ESD and latch-up performance have improved. - Low Power Consumption Through Use of CMOS Technology - 3.0 to 9.0 V Supply Range - . On- or Off-Chip Reference Oscillator Operation with Buffered Output - · Compatible with the Serial Peripheral Interface (SPI) on CMOS MCUs - · Lock Detect Signal - Two Open-Drain Switch Outputs - 8 User-Selectable + R Values: 16, 512, 1024, 2048, 3668, 4096, 6144, 8192 - Single Modulus/Serial Programming - + N Range = 3 to 16383 - "Linearized" Digital Phase Detector Enhances Transfer Function Linearity - . Two Error Signal Options: Single Ended (Three-State) or Double Ended - Chip Complexity: 6504 FETs or 1626 Equivalent Gates # MC145155-2 **FN SUFFIX** PLCC **CASE 775** ∄ osc<sub>out</sub> SW2 15 ☐ SW1 14 | ENB REFout #### ORDERING INFORMATION MC145155P2 Plastic DIP MC145155DW2 SOG Package MC145155FN2 PLCC Package The PLCC (FN suffix) package will be phased out for this device and is NOT RECOMMENDED FOR NEW DESIGNS. ## **PIN ASSIGNMENTS** NC = NO CONNECTION #### **BLOCK DIAGRAM** # **PIN DESCRIPTIONS** # INPUT PINS # fin #### Frequency Input Input to the + N portion of the synthesizer. $f_{in}$ is typically derived from loop VCO and is ac coupled into the device. For larger amplitude signals (standard CMOS logic levels) dc coupling may be used. # RAO, RA1, RA2 Reference Address Inputs These three inputs establish a code defining one of eight possible divide values for the total reference divider, as defined by the table below: | Refer | ence Address | Total | | |-------|--------------|-------|-----------------| | RA2 | RA1 | RA0 | Divide<br>Value | | 0 | 0 | 0 | 16 | | 0 | 0 | 1 | 512 | | 0 | 1 1 | 0 | 1024 | | 1 0 | 1 | i 1 | 2048 | | 1 | 0 | 0 | 3668 | | 1 1 | ) 0 | 1 1 | 4096 | | 1 1 | 1 | 1 0 1 | 6144 | | 1 | 1 | 1 | 8192 | #### CLK, DATA # Shift Register Clock, Serial Data Inputs Each low-to-high transition clocks one bit into the on-chip 16-bit shift register. The Data input provides programming information for the 14-bit + N counter and the two switch signals SW1 and SW2. The entry format is as follows: # **ENB** #### Latch Enable Input When high (1), ENB transfers the contents of the shift register into the latches, and to the programmable counter inputs, and the switch outputs SW1 and SW2. When low (0), ENB inhibits the above action and thus allows changes to be made in the shift register data without affecting the counter programming and switch outputs. An on-chip pull-up establishes a continuously high level for ENB when no external signal is applied. ENB is normally low and is pulsed high to transfer data to the latches. ### OSC<sub>in</sub>, OSC<sub>out</sub> Reference Oscillator input/Output These pins form an on-chip reference oscillator when connected to terminals of an external parallel resonant crystal. Frequency setting capacitors of appropriate value must be connected from OSC<sub>in</sub> to ground and OSC<sub>out</sub> to ground. OSC<sub>in</sub> may also serve as the input for an externally-generated reference signal. This signal is typically ac coupled to OSC<sub>in</sub>, but for larger amplitude signals (standard CMOS logic levels) dc coupling may also be used. In the external reference mode, no connection is required to OSC<sub>out</sub>. #### **OUTPUT PINS** # **PDout** # Phase Detector A Output Three-state output of phase detector for use as loop error signal. Double-ended outputs are also available for this purpose (see $\phi_V$ and $\phi_R$ ). Frequency fy > fp or fy Leading: Negative Pulses Frequency fy < fp or fy Lagging: Positive Pulses Frequency fy ≈ fp and Phase Coincidence: High-Impedance State #### φη, φν #### **Phase Detector B Outputs** These phase detector outputs can be combined externally for a loop-error signal. A single-ended output is also available for this purpose (see **PD**<sub>out</sub>). If frequency $f_V$ is greater than $f_P$ or if the phase of $f_V$ is leading, then error information is provided by $\phi_V$ pulsing low. $\phi_P$ remains essentially high. If the frequency $f_V$ is less than $f_R$ or if the phase of $f_V$ is lagging, then error information is provided by $\phi_R$ pulsing low. $\phi_V$ remains essentially high. If the frequency of $fy = f_R$ and both are in phase, then both $\phi y$ and $\phi R$ remain high except for a small minimum time period when both pulse low in phase. #### LD # Lock Detector Output Essentially a high level when loop is locked (fq, fy of same phase and frequency). LD pulses low when loop is out of lock. # SW1, SW2 #### **Band Switch Outputs** SW1 and SW2 provide latched open-drain outputs corresponding to data bits numbers one and two. These outputs can be tied through external resistors to voltages as high as 15 Vdc, independent of the VDD supply voltage. These are typically used for band switch functions. A logic 1 causes the output to assume a high-impedance state, while a logic 0 causes the output to be low. # REFout #### **Buffered Reference Oscillator Output** Buffered output of on-chip reference oscillator or externally provided reference-input signal. #### **POWER SUPPLY PINS** # VDD ## Positive Power Supply The positive power supply potential. This pin may range from +3 to +9 V with respect to VSS. ## ٧ss ## Negative Power Supply The most negative supply potential. This pin is usually ground. ## TYPICAL APPLICATIONS Figure 1. Microprocessor-Controlled TV/CATV Tuning System with Serial Interface Figure 2. AM/FM Radio Synthesizer Data Sheet Continued on Page 2-556 # Serial-Input PLL Frequency Synthesizer # Interfaces with Dual-Modulus Prescalers The MC145156-2 is programmed by a clocked, serial input, 19-bit data stream. The device features consist of a reference oscillator, selectable-reference divider, digital-phase detector, 10-bit programmable divide-by-N counter, 7-bit programmable divide-by-A counter, and the necessary shift register and latch circuitry for accepting serial input data. The MC145156-2 is an improved-performance drop-in replacement for the MC145156-1. Power consumption has decreased and ESD and latch-up performance have improved. - Low Power Consumption Through Use of CMOS Technology - · 3.0 to 9.0 V Supply Range - . On- or Off-Chip Reference Oscillator Operation with Buffered Output - · Compatible with the Serial Peripheral Interface (SPI) on CMOS MCUs - Lock Detect Signal - · Two Open-Drain Switch Outputs - Dual Modulus/Serial Programming - 8 User-Selectable + R Values: 8, 64, 128, 256, 640, 1000, 1024, 2048 - + N Range = 3 to 1023, + A Range = 0 to 127 - "Linearized" Digital Phase Detector Enhances Transfer Function Linearity - Two Error Signal Options: Single Ended (Three-State) or Double Ended - · Chip Complexity: 6504 FETs or 1626 Equivalent Gates # MC145156-2 The PLCC (FN suffix) package will be phased out for this device and is NOT RECOMMENDED FOR NEW DESIGNS. #### **PIN ASSIGNMENTS** #### **BLOCK DIAGRAM** #### **PIN DESCRIPTIONS** #### INPUT PINS #### fin # Frequency Input (Pin 10) Input to the positive edge triggered + N and + A counters. fin is typically derived from a dual-modulus prescaler and is ac coupled into the device. For larger amplitude signals (standard CMOS logic levels) dc coupling may be used. ### RA0, RA1, RA2 Reference Address Inputs (Pins 20, 1, 2) These three inputs establish a code defining one of eight possible divide values for the total reference divider, as defined by the table below: | Refere | ence Address | Total | | |--------|--------------|-------|-----------------| | RA2 | RA1 | RA0 | Divide<br>Value | | 0 | 0 | 0 | 8 | | 0 | 0 | 1 | 64 | | 0 | 1 | 0 | 128 | | 0 | 1 | 1 | 256 | | 1 | 0 | 0 | 640 | | 1 | 0 | 1 | 1000 | | 1 | 1 | l o 1 | 1024 | | 1 | 1 | 1 | 2048 | ## CLK, DATA # Shift Register Clock, Serial Data Inputs (Pins 11, 12) Each low-to-high transition clocks one bit into the on-chip 19-bit shift register. The Data input provides programming information for the 10-bit + N counter, the 7-bit + A counter, and the two switch signals SW1 and SW2. The entry format is as follows: #### ENB #### Latch Enable Input (Pin 13) When high (1), ENB transfers the contents of the shift register into the latches, and to the programmable counter inputs, and the switch outputs SW1 and SW2. When low (0), ENB inhibits the above action and thus allows changes to be made in the shift register data without affecting the counter programming and switch outputs. An on-chip pull-up establishes a continuously high level for ENB when no external signal is applied. ENB is normally low and is pulsed high to transfer data to the latches. # OSC<sub>in</sub>, OSC<sub>out</sub> Reference Oscillator Input/Output (Pins 19, 18) These pins form an on-chip reference oscillator when connected to terminals of an external parallel resonant crystal. Frequency setting capacitors of appropriate value must be connected from OSC<sub>in</sub> to ground and OSC<sub>out</sub> to ground. OSC<sub>in</sub> may also serve as the input for an externally-generated reference signal. This signal is typically ac coupled to OSC<sub>in</sub>, but for larger amplitude signals (standard CMOS logic levels) dc coupling may also be used. In the external reference mode, no connection is required to OSC<sub>out</sub>. #### TEST #### Factory Test Input (Pin 16) Used in manufacturing. Must be left open or tied to Vss. #### **OUTPUT PINS** # **PDout** # Phase Detector A Output (Pin 6) Three-state output of phase detector for use as loop error signal. Double-ended outputs are also available for this purpose (see $\phi_V$ and $\phi_R$ ). Frequency fy > fp or fy Leading: Negative Pulses Frequency fy < fp or fy Lagging: Positive Pulses Frequency fy ≈ fp and Phase Coincidence: HighImpedance State #### ΦR, ΦV ## Phase Detector B Outputs (Pins 4, 3) These phase detector outputs can be combined externally for a loop-error signal. A single-ended output is also available for this purpose (see **PD**out). If frequency fy is greater than fp or if the phase of fy is leading, then error information is provided by $\phi_V$ pulsing low. $\phi_P$ remains essentially high. If the frequency fy is less than fp or if the phase of fy is lagging, then error information is provided by \$\phi\ph\$ pulsing low. \$\phi\y\ remains essentially high. If the frequency of fy = fp and both are in phase, then both $\phi y$ and $\phi p$ remain high except for a small minimum time period when both pulse low in phase. #### MC #### **Dual-Modulus Prescale Control Output (Pin 8)** Signal generated by the on-chip control logic circuitry for controlling an external dual-modulus prescaler. The MC level will be low at the beginning of a count cycle and will remain low until the + A counter has counted down from its programmed value. At this time, MC goes high and remains high until the + N counter has counted the rest of the way down from its programmed value (N - A additional counts since both + N and + A are counting down during the first portion of the cycle). MC is then set back low, the counters preset to their respective programmed values, and the above sequence repeated. This provides for a total programmable divide value (N $\uparrow$ ) = N $\circ$ P + A where P and P + 1 represent the dual-modulus prescaler divide values respectively for high and low MC levels, N the number programmed into the + N counter, and A the number programmed into the + A counter. #### LD #### Lock Detector Output (Pin 9) Essentially a high level when loop is locked (fg, fy of same phase and frequency). LD pulses low when loop is out of lock. #### SW1. SW2 # Band Switch Outputs (Pins 14, 15) SW1 and SW2 provide latched open-drain outputs corresponding to data bits numbers one and two. These outputs can be tied through external resistors to voltages as high as 15 Vdc, independent of the VDD supply voltage. These are typically used for band switch functions. A logic 1 causes the output to assume a high-impedance state, while a logic 0 causes the output to be low. # REFout # **Buffered Reference Oscillator Output (Pin 17)** Buffered output of on-chip reference oscillator or externally provided reference-input signal. #### **POWER SUPPLY PINS** #### QQV #### Positive Power Supply (Pin 5) The positive power supply potential. This pin may range from +3 to +9 V with respect to VSS. # Vss # Negative Power Supply (Pin 7) The most negative supply potential. This pin is usually ground. # **TYPICAL APPLICATIONS** NOTE: For AM: channel spacing = 5 kHz, + R = +640 (code 100)For FM: channel spacing = 25 kHz, + R = +128 (code 010) Figure 1. AM/FM Radio Broadcast Synthesizer #### NOTES: - For NAV: f<sub>R</sub> = 50 kHz, + R = 64 using 10.7-MHz lowside injection, N<sub>total</sub> = 1946–2145. For COM-T: f<sub>R</sub> = 25 kHz, + R = 128, N<sub>total</sub> = 4720–5439. - For COM-R: f<sub>R</sub> = 25 kHz, + R = 128, using 21.4-MHz highside injection, N<sub>total</sub> = 5576-6295. - 2. A + 32/33 dual modulus approach is provided by substituting an MC12015 for the MC12016. The devices are pin equivalent. - 3. A 6.4-MHz oscillator crystal can be used by selecting + R = 128 (code 010) for NAV and + R = 256 (code 011) for COM. - 4. MC12013 + MC10131 combination may also be used to form the + 40/41 prescaler. Figure 2. Avionics Navigation or Communication Synthesizer Data Sheet Continued on Page 2-556 # Serial-Input PLL Frequency **Synthesizer** # Interfaces with Single-Modulus Prescalers The MC145157-2 has a fully programmable 14-bit reference counter, as well as a fully programmable + N counter. The counters are programmed serially through a common data input and latched into the appropriate counter latch, according to the last data bit (control bit) entered. The MC145157-2 is an improved-performance drop-in replacement for the MC145157-1. Power consumption has decreased and ESD and latch-up performance have improved. - . Low Power Consumption Through Use of CMOS Technology - 3.0 to 9.0 V Supply Range - Fully Programmable Reference and + N Counters - + R Range = 3 to 16383 - + N Range = 3 to 16383 - · fy and fp Outputs - · Lock Detect Signal - . Compatible with the Serial Peripheral Interface (SPI) on CMOS MCUs - "Linearized" Digital Phase Detector - Single-Ended (Three-State) or Double-Ended Phase Detector Outputs - . Chip Complexity: 6504 FETs or 1626 Equivalent Gates # MC145157-2 P SUFFIX PLASTIC CASE 648 DW SUFFIX SOG CASE 751G FN SUFFIX **PLCC CASE 775** #### ORDERING INFORMATION MC145157P2 Plastic DIP MC145157DW2 SOG Package MC145157FN2 PLCC Package The PLCC (FN suffix) package will be phased out for this device and is NOT RECOMMENDED FOR NEW DESIGNS. ## PIN ASSIGNMENTS #### SOG PACKAGE oscin 16 osc<sub>out</sub> [ 15 ] øv fy ☐ 3 14 REFout V<sub>DD</sub> [] 4 13 ] f<sub>R</sub> 12 | S/Rout PD<sub>out</sub> [] 5 VSS [ 6 D ENB 11 LD [] 7 10 🛛 DATA fin 🛚 8 9 D CLK PLASTIC DIP and NC = NO CONNECTION #### **BLOCK DIAGRAM** # **PIN DESCRIPTIONS** #### **INPUT PINS** # fin # Frequency Input Input frequency from VCO output. A rising edge signal on this input decrements the + N counter. This input has an inverter biased in the linear region to allow use with ac coupled signals as low as 500 mVp-p. For larger amplitude signals (standard CMOS logic levels) dc coupling may be used. ## CLK, DATA #### Shift Clock, Serial Data Inputs Each low-to-high transition of the clock shifts one bit of data into the on-chip shift registers. The last data bit entered determines which counter storage latch is activated; a logic 1 selects the reference counter latch and a logic 0 selects the + N counter latch. The entry format is as follows: ## ENB #### Latch Enable Input A logic high on this pin latches the data from the shift register into the reference divider or + N latches depending on the control bit. The reference divider latches are activated if the control bit is at a logic high and the + N latches are activated if the control bit is at a logic low. A logic low on this pin allows the user to change the data in the shift registers without affecting the counters. ENB is normally low and is pulsed high to transfer data to the latches. # OSC<sub>in</sub>, OSC<sub>out</sub> Reference Oscillator Input/Output These pins form an on-chip reference oscillator when connected to terminals of an external parallel resonant crystal. Frequency setting capacitors of appropriate value must be connected from OSC<sub>in</sub> to ground and OSC<sub>out</sub> to ground. OSC<sub>in</sub> may also serve as the input for an externally-generated reference signal. This signal is typically ac coupled to OSC<sub>in</sub>, but for larger amplitude signals (standard CMOS logic levels) dc coupling may also be used. In the external reference mode, no connection is required to OSC<sub>out</sub>. #### **OUTPUT PINS** ## **PDout** # Single-Ended Phase Detector A Output This single-ended (three-state) phase detector output produces a loop error signal that is used with a loop filter to control a VCO. Frequency fy > fp or fy Leading: Negative Pulses Frequency fy < fp or fy Lagging: Positive Pulses Frequency fy = fp and Phase Coincidence: High-Impedance State #### ΦR, ΦV ### **Double-Ended Phase Detector B Outputs** These outputs can be combined externally for a loop-error signal. A single-ended output is also available for this purpose (see PDout). If frequency $f_V$ is greater than $f_R$ or if the phase of $f_V$ is leading, then error information is provided by $\phi_V$ pulsing low. $\phi_R$ remains essentially high. If the frequency $f_V$ is less than $f_R$ or if the phase of $f_V$ is lagging, then error information is provided by $\phi_R$ pulsing low. $\phi_V$ remains essentially high. If the frequency of $f_V = f_R$ and both are in phase, then both $\phi_V$ and $\phi_R$ remain high except for a small minimum time period when both pulse low in phase. # f<sub>R</sub>, f<sub>V</sub> # R Counter Output, N Counter Output Buffered, divided reference and f<sub>in</sub> frequency outputs. The f<sub>R</sub> and f<sub>Y</sub> outputs are connected internally to the + R and + N counter outputs respectively, allowing the counters to be used independently, as well as monitoring the phase detector inputs. #### LD #### **Lock Detector Output** This output is essentially at a high level when the loop is locked (f $\eta$ , fv of same phase and frequency), and pulses low when loop is out of lock. # REFout #### **Buffered Reference Oscillator Output** This output can be used as a second local oscillator, reference oscillator to another frequency synthesizer, or as the system clock to a microprocessor controller. #### S/R<sub>out</sub> #### **Shift Register Output** This output can be connected to an external shift register to provide band switching, control information, and counter programming code checking. #### **POWER SUPPLY PINS** #### $V_{DD}$ #### Positive Power Supply The positive power supply potential. This pin may range from +3 to +9 V with respect to VSS. #### ٧ss #### **Negative Power Supply** The most negative supply potential. This pin is usually ground. Data Sheet Continued on Page 2-556 # Serial-Input PLL Frequency Synthesizer # Interfaces with Dual-Modulus Prescalers The MC145158-2 has a fully programmable 14-bit reference counter, as well as fully programmable + N and + A counters. The counters are programmed serially through a common data input and latched into the appropriate counter latch, according to the last data bit (control bit) entered. The MC145158-2 is an improved-performance drop-in replacement for the MC145158-1. Power consumption has decreased and ESD and latch-up performance have improved. - Low Power Consumption Through Use of CMOS Technology - 3.0 to 9.0 V Supply Range - Fully Programmable Reference and + N Counters - + R Range = 3 to 16383 - + N Range = 3 to 1023 - Dual Modulus Capability; + A Range = 0 to 127 - · fy and fp Outputs - · Lock Detect Signal - . Compatible with the Serial Peripheral Interface (SPI) on CMOS MCUs - · "Linearized" Digital Phase Detector - · Single-Ended (Three-State) or Double-Ended Phase Detector Outputs - · Chip Complexity: 6504 FETs or 1626 Equivalent Gates # MC145158-2 The PLCC (FN suffix) package will be phased out for this device and is NOT RECOMMENDED FOR NEW DESIGNS. #### **PIN ASSIGNMENTS** #### **SOG PACKAGE** osc<sub>in</sub> [ 16 D ØR osc<sub>out</sub> [] 15 D OV 14 REFout 13 ] f<sub>R</sub> V<sub>DD</sub> [] 12 MC PD<sub>out</sub> [] 11 ] ENB ۷<sub>SS</sub> 🛚 rod 10 DATA fin [ 9 DCLK PLASTIC DIP and #### **PLCC PACKAGE** NC = NO CONNECTION #### **BLOCK DIAGRAM** #### PIN DESCRIPTIONS #### INPUT PINS #### fin # Frequency Input Input frequency from VCO output. A rising edge signal on this input decrements the + A and + N counters. This input has an inverter biased in the linear region to allow use with ac coupled signals as low as 500 mVp-p. For larger amplitude signals (standard CMOS logic levels) dc coupling may be used. #### CLK, DATA #### Shift Clock, Serial Data Inputs Each low-to-high transition of the CLK shifts one bit of data into the on-chip shift registers. The last data bit entered determines which counter storage latch is activated; a logic 1 selects the reference counter latch and a logic 0 selects the ÷ A, + N counter latch. The data entry format is as follows: #### ENB # Latch Enable Input A logic high on this pin latches the data from the shift register into the reference divider or + N, + A latches depending on the control bit. The reference divider latches are activated if the control bit is at a logic high and the + N, + A latches are activated if the control bit is at a logic low. A logic low on this pin allows the user to change the data in the shift registers without affecting the counters. ENB is normally low and is pulsed high to transfer data to the latches. ### OSC<sub>in</sub>, OSC<sub>out</sub> Reference Oscillator Input/Output These pins form an on-chip reference oscillator when connected to terminals of an external parallel resonant crystal. Frequency setting capacitors of appropriate value must be connected from OSC<sub>in</sub> to ground and OSC<sub>out</sub> to ground. OSC<sub>in</sub> may also serve as the input for an externally-generated reference signal. This signal is typically ac coupled to OSC<sub>in</sub>, but for larger amplitude signals (standard CMOS logic levels) dc coupling may also be used. In the external reference mode, no connection is required to OSC<sub>out</sub>. #### **OUTPUT PINS** # **PDout** # Phase Detector A Output This single ended (three-state) phase detector output produces a loop error signal that is used with a loop filter to control a VCO. Frequency fy > fp or fy Leading: Negative Pulses Frequency fy < fp or fy Lagging: Positive Pulses Frequency fy = fp and Phase Coincidence: HighImpedance State #### ♦R, ♦V Phase Detector B Outputs Double-ended phase detector outputs. These outputs can be combined externally for a loop-error signal. A single-ended output is also available for this purpose (see PDout). If frequency fy is greater than $f_R$ or if the phase of fy is leading, then error information is provided by $\phi_V$ pulsing low. $\phi_R$ remains essentially high. If the frequency $f_V$ is less than $f_P$ or if the phase of $f_V$ is lagging, then error information is provided by $\phi_P$ pulsing low. $\phi_V$ remains essentially high. If the frequency of $f_V = f_P$ and both are in phase, then both $\phi_V$ and $\phi_P$ remain high except for a small minimum time period when both pulse low in phase. #### MC #### **Duai-Modulus Prescale Control Output** This output generates a signal by the on-chip control logic circuitry for controlling an external dual-modulus prescaler. The MC level is low at the beginning of a count cycle and remains low until the + A counter has counted down from its programmed value. At this time, MC goes high and remains high until the + N counter has counted the rest of the way down from its programmed value (N - A additional counts since both + N and + A are counting down during the first portion of the cycle). MC is then set back low, the counters preset to their respective programmed values, and the above sequence repeated. This provides for a total programmable divide value $(N_T) = N \cdot P + A$ where P and P + 1 represent the dual-modulus prescaler divide values respectively for high and low modulus control levels, N the number programmed into the + N counter, and A the number programmed into the + A counter. Note that when a prescaler is needed, the dual-modulus version offers a distinct advantage. The dual-modulus prescaler allows a higher reference frequency at the phase detector input, increasing system performance capability, and simplifying the loop filter design. #### fR, fy # R Counter Output, N Counter Output Buffered, divided reference and fin frequency outputs. The fin and fiv outputs are connected internally to the + R and + N counter outputs respectively, allowing the counters to be used independently, as well as monitoring the phase detector inputs. # LD # **Lock Detector Output** This output is essentially at a high level when the loop is locked (fg, $f_V$ of same phase and frequency), and pulses low when loop is out of lock. # REFout # **Buffered Reference Oscillator Output** This output can be used as a second local oscillator, reference oscillator to another frequency synthesizer, or as the system clock to a microprocessor controller. ## **POWER SUPPLY PINS** # **VDD** #### Positive Power Supply The positive power supply potential. This pin may range from + 3 to + 9 V with respect to VSS. #### Vee # **Negative Power Supply** The most negative supply potential. This pin is usually ground. # MC14515X-2 FAMILY CHARACTERISTICS AND DESCRIPTIONS # MAXIMUM RATINGS\* (Voltages Referenced to VSS) | Symbol | Parameter | Value | Unit | |------------------------------------|---------------------------------------------------------------------------------------|--------------------------------|------| | V <sub>DD</sub> | DC Supply Voltage | - 0.5 to + 10.0 | ٧ | | Vin, Vout | Input or Output Voltage (DC or Transient) except SW1, SW2 | - 0.5 to V <sub>DD</sub> + 0.5 | ٧ | | V <sub>out</sub> | Output Voltage (DC or Transient),<br>SW1, SW2 ( $R_{pull-up} = 4.7 \text{ k}\Omega$ ) | - 0.5 to + 15 | ٧ | | l <sub>in</sub> , l <sub>out</sub> | Input or Output Current (DC or Transient), per Pin | ± 10 | mA | | IDD, ISS | Supply Current, VDD or VSS Pins | ±30 | mA | | PD | Power Dissipation, per Package† | 500 | mW | | T <sub>stg</sub> | Storage Temperature | - 65 to + 150 | °C | | ΤL | Lead Temperature , 1 mm from Case for 10 seconds | 260 | °C | <sup>\*</sup> Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the limits in the Electrical Characteristics tables or Pin Descriptions section. These devices contain protection circuitry to protect against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to these high-impedance circuits. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}$ except for SW1 and SW2. SW1 and SW2 can be tied through external resistors to voltages as high as 15 V dc, independent of the supply voltage. Unused inputs must always be tied to an appropriate logic voltage level (e.g., either VSS or VDD), except for inputs with pull-up devices. Unused outputs must be left open. # ELECTRICAL CHARACTERISTICS (Voltages Referenced to VSS) | | | | VDD | - 40 | O°C | 25 | Ç | +85 | 5°C | | |-----------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------|---------------------|-------------------|---------------------|-------------------|----------------------|-------| | Symbol | Parameter | Test Condition | V | Min | Max | Min | Max | Min | Max | Unit | | VDD | Power Supply Voltage<br>Range | | _ | 3 | 9 | 3 | 9 | 3 | 9 | ٧ | | lss | Dynamic Supply Current | f <sub>in</sub> = OSC <sub>in</sub> = 10 MHz,<br>1 Vp-p ac-coupled sine<br>wave<br>R = 128, A = 32, N = 128 | 3<br>5<br>9 | _ | 3.5<br>10<br>30 | 111 | 3<br>7.5<br>24 | | 3<br>7.5<br>24 | mA | | Iss | Quiescent Supply Current<br>(not including pull-up<br>current component) | V <sub>in</sub> = V <sub>DD</sub> or V <sub>SS</sub><br>I <sub>out</sub> = 0 μA | 3<br>5<br>9 | 111 | 800<br>1200<br>1600 | 1 1 | 800<br>1200<br>1600 | - | 1600<br>2400<br>3200 | μА | | Vin | Input Voltage — fin, OSCin | input ac-coupled sine wave | _ | 500 | _ | 500 | - | 500 | | mVp-p | | VIL | Low-Level Input Voltage — f <sub>in</sub> , OSC <sub>in</sub> | $V_{out} \ge 2.1 \text{ V}$ Input dc-<br>$V_{out} \ge 3.5 \text{ V}$ coupled<br>$V_{out} \ge 6.3 \text{ V}$ square wave | 3<br>5<br>9 | | 0<br>0<br>0 | _ | 0 | | 0<br>0<br>0 | V | | VIH | High-Level Input Voltage<br>— f <sub>in</sub> , OSC <sub>in</sub> | $\label{eq:Vout} \begin{array}{lll} V_{out} \leq 0.9 \ V & \text{Input dc-} \\ V_{out} \leq 1.5 \ V & \text{coupled} \\ V_{out} \leq 2.7 \ V & \text{square wave} \end{array}$ | 3<br>5<br>9 | 3.0<br>5.0<br>9.0 | _ | 3.0<br>5.0<br>9.0 | - | 3.0<br>5.0<br>9.0 | _ | ٧ | | VIL | Low-Level Input Voltage — except f <sub>in</sub> , OSC <sub>in</sub> | | 3<br>5<br>9 | _ | 0.9<br>1.5<br>2.7 | _ | 0.9<br>1.5<br>2.7 | | 0.9<br>1.5<br>2.7 | V | | V <sub>IH</sub> | High-Level Input Voltage<br>— except f <sub>in</sub> , OSC <sub>in</sub> | | 3<br>5<br>9 | 2.1<br>3.5<br>6.3 | _<br>_<br>_ | 2.1<br>3.5<br>6.3 | _ | 2.1<br>3.5<br>6.3 | = | V | | lin | Input Current (fin, OSCin) | V <sub>in</sub> = V <sub>DD</sub> or V <sub>SS</sub> | 9 | ± 2 | ± 50 | ±2 | ± 25 | ±2 | ± 22 | μA | | IIL | Input Leakage Current<br>(Data, CLK, ENB —<br>without pull-ups) | V <sub>in</sub> = VSS | 9 | | - 0.3 | | -0.1 | | - 1.0 | μА | (continued) <sup>†</sup> Power Dissipation Temperature Derating: Plastic DIP: – 12 mW/°C from 65 to 85°C PLCC Package: – 12 mW/°C from 65 to 85°C SOG Package: – 7 mW/°C from 65 to 85°C # **ELECTRICAL CHARACTERISTICS** (Continued) | | | | VDD | V <sub>DD</sub> -40°C 25°C | | <u> </u> | + 85 | )~C | _ | | |-----------------|------------------------------------------------------|----------------------------------------------------------------------------------|-------------|----------------------------|----------------------|----------------------------|----------------------|----------------------------|----------------------|------| | Symbol | Parameter | Test Condition | v | Min | Max | Min | Max | Min | Max | Unit | | ЧН | Input Leakage Current (all inputs except fin, OSCin) | V <sub>in</sub> = V <sub>DD</sub> | 9 | _ | 0.3 | _ | 0.1 | - | 1.0 | μА | | IIL | Pull-up Current (all inputs with pull-ups) | Vin = Vss | 9 | - 20 | - 400 | - 20 | - 200 | - 20 | - 170 | μА | | Cin | Input Capacitance | | _ | - | 10 | _ | 10 | _ | 10 | pF | | VOL | Low-Level Output<br>Voltage — OSCout | t <sub>out</sub> = 0 μA<br>V <sub>in</sub> = V <sub>DD</sub> | 3<br>5<br>9 | _ | 0.9<br>1.5<br>2.7 | _ | 0.9<br>1.5<br>2.7 | 1 1 | 0.9<br>1.5<br>2.7 | ٧ | | VOH | High-Level Output<br>Voltage OSC <sub>out</sub> | l <sub>out</sub> ≈ 0 μA<br>Vin = VSS | 3<br>5<br>9 | 2.1<br>3.5<br>6.3 | | 2.1<br>3.5<br>6.3 | 1 1 1 | 2.1<br>3.5<br>6.3 | 111 | ٧ | | V <sub>OL</sub> | Low-Level Output<br>Voltage — Other Outputs | l <sub>out</sub> ≈ 0 μA | 3<br>5<br>9 | _<br>_<br>_ | 0.05<br>0.05<br>0.05 | _<br>_<br>_ | 0.05<br>0.05<br>0.05 | | 0.05<br>0.05<br>0.05 | ٧ | | Voн | High-Level Output<br>Voltage — Other Outputs | l <sub>out</sub> ≈ 0 μA | 3<br>5<br>9 | 2.95<br>4.95<br>8.95 | | 2.95<br>4.95<br>8.95 | 111 | 2.95<br>4.95<br>8.95 | 111 | ٧ | | V(BR)DSS | Drain-to-Source<br>Breakdown Voltage —<br>SW1, SW2 | R <sub>pull-up</sub> = 4.7 kΩ | | 15 | - | 15 | | 15 | ì | ٧ | | lOL | Low-Level Sinking<br>Current MC | V <sub>Out</sub> = 0.3 V<br>V <sub>Out</sub> = 0.4 V<br>V <sub>Out</sub> = 0.5 V | 3<br>5<br>9 | 1.30<br>1.90<br>3.80 | | 1.10<br>1.70<br>3.30 | - 1 | 0.66<br>1.08<br>2.10 | 1 1 1 | mA | | ЮН | High-Level Sourcing<br>Current — MC | V <sub>Out</sub> = 2.7 V<br>V <sub>Out</sub> = 4.6 V<br>V <sub>Out</sub> = 8.5 V | 3<br>5<br>9 | - 0.60<br>- 0.90<br>- 1.50 | _ | - 0.50<br>- 0.75<br>- 1.25 | 1 | - 0.30<br>- 0.50<br>- 0.80 | 111 | mA | | lOL | Low-Level Sinking<br>Current — LD | V <sub>Out</sub> = 0.3 V<br>V <sub>Out</sub> = 0.4 V<br>V <sub>Out</sub> = 0.5 V | 3<br>5<br>9 | 0.25<br>0.64<br>1.30 | | 0.20<br>0.51<br>1.00 | 1 1 - | 0.15<br>0.36<br>0.70 | 1 1 1 | mA | | ЮН | High-Level Sourcing<br>Current — LD | V <sub>out</sub> = 2.7 V<br>V <sub>out</sub> = 4.6 V<br>V <sub>out</sub> = 8.5 V | 3<br>5<br>9 | 0.25<br>0.64<br>1.30 | _<br>_<br>_ | - 0.20<br>- 0.51<br>- 1.00 | 1 1 1 | - 0.15<br>- 0.36<br>- 0.70 | 111 | mA | | lOL | Low-Level Sinking<br>Current — SW1, SW2 | V <sub>Out</sub> = 0.3 V<br>V <sub>Out</sub> = 0.4 V<br>V <sub>Out</sub> = 0.5 V | 3<br>5<br>9 | 0.80<br>1.50<br>3.50 | _ | 0.48<br>0.90<br>2.10 | 1 1 | 0.24<br>0.45<br>1.05 | 1 1 1 | mA | | lOL | Low-Level Sinking<br>Current — Other Outputs | V <sub>out</sub> = 0.3 V<br>V <sub>out</sub> = 0.4 V<br>V <sub>out</sub> = 0.5 V | 3<br>5<br>9 | 0.44<br>0.64<br>1.30 | _ | 0.35<br>0.51<br>1.00 | | 0.22<br>0.36<br>0.70 | 1 1 1 | mA | | ЮН | High-Level Sourcing<br>Current — Other Outputs | V <sub>out</sub> = 2.7 V<br>V <sub>out</sub> = 4.6 V<br>V <sub>out</sub> = 8.5 V | 3<br>5<br>9 | - 0.44<br>- 0.64<br>- 1.30 | | - 0.35<br>- 0.51<br>- 1.00 | 1 1 | - 0.22<br>- 0.36<br>- 0.70 | 1 + 1 | mA | | loz | Output Leakage Current —<br>PD <sub>out</sub> | V <sub>out</sub> = V <sub>DD</sub> or V <sub>SS</sub><br>Output in Off State | 9 | | ± 0.3 | - | ± 0.1 | - | ± 1.0 | μА | | loz | Output Leakage Current —<br>SW1, SW2 | V <sub>Out</sub> = V <sub>DD</sub> or V <sub>SS</sub><br>Output in Off State | 9 | | ± 0.3 | _ | ± 0.1 | - | ± 3.0 | μА | | Cout | Output Capacitance — PDout | PD <sub>out</sub> — Three-State | T - | _ | 10 | _ | 10 | | 10 | pF | # AC ELECTRICAL CHARACTERISTICS ( $C_L = 50 \text{ pF}$ , input $t_f = t_f = 10 \text{ ns}$ ) | Symbol | Parameter | V <sub>DD</sub><br>V | Guaranteed Limit<br>25°C | Guaranteed Limit<br>- 40 to 85°C | Unit | |------------------|---------------------------------------------------------------------------------|----------------------|--------------------------|----------------------------------|------| | tplH, tpHL | Maximum Propagation Delay, fin to MC | 3 | 110 | 120 | กร | | | (Figures 1 and 4) | 5 | 60 | 70 | | | | | 9 | 35 | 40 | | | tPHL | Maximum Propagation Delay, ENB to SW1, SW2 | 3 | 160 | 180 | ns | | | (Figures 1 and 5) | 5 | 80 | 95 | | | | | 9 | 50 | 60 | | | tw | Output Pulse Width, $\phi_R$ , $\phi_V$ , and LD with $f_R$ in Phase with $f_V$ | 3 | 25 to 200 | 25 to 260 | ns | | ** | (Figures 2 and 4) | 5 | 20 to 100 | 20 to 125 | | | , | | 9 | 10 to 70 | 10 to 80 | | | tтьн | Maximum Output Transition Time, MC | 3 | 115 | 115 | ns | | | (Figures 3 and 4) | 5 | 60 | 75 | | | | | 9 | 40 | 60 | | | t <sub>THL</sub> | Maximum Output Transition Time, MC | 3 | 60 | 70 | ns | | | (Figures 3 and 4) | 5 | 34 | 45 | | | | | 9 | 30 | 38 | | | tTLH, tTHL | Maximum Output Transition Time, LD | 3 | 180 | 200 | ns | | | (Figures 3 and 4) | 5 | 90 | 120 | | | | | 9 | 70 | 90 | | | tTLH, THL | Maximum Output Transition Time, Other Outputs | 3 | 160 | 175 | ns | | | (Figures 3 and 4) | 5 | 80 | 100 | | | | | 9 | 60 | 65 | | # **SWITCHING WAVEFORMS** TIMING REQUIREMENTS (input $t_f = t_f = 10$ ns unless otherwise indicated) | Symbol | Parameter | V <sub>DD</sub> | Guaranteed Limit<br>25°C | Guaranteed Limit<br>- 40 to 85°C | Unit | |---------------------------------|------------------------------------------------------------------------------------------------------------------|-----------------|------------------------------------|------------------------------------|------| | <sup>f</sup> clk | Serial Data Clock Frequency, Assuming 25% Duty Cycle<br>NOTE: Refer to CLK t <sub>W(H)</sub> below<br>(Figure 6) | 3<br>5<br>9 | dc to 5.0<br>dc to 7.1<br>dc to 10 | dc to 3.5<br>dc to 7.1<br>dc to 10 | MHz | | t <sub>su</sub> | Minimum Setup Time, Data to CLK<br>(Figure 7) | 3<br>5<br>9 | 30<br>20<br>18 | 30<br>20<br>18 | ns | | ħ | Minimum Hold Time, CLK to Data<br>(Figure 7) | 3<br>5<br>9 | 40<br>20<br>15 | 40<br>20<br>15 | ns | | t <sub>su</sub> | Minimum Setup Time, CLK to ENB<br>(Figure 7) | 3<br>5<br>9 | 70<br>32<br>25 | 70<br>32<br>25 | ns | | t <sub>rec</sub> | Minimum Recovery Time, ENB to CLK (Figure 7) | 3<br>5<br>9 | 5<br>10<br>20 | 5<br>10<br>20 | ns | | <sup>t</sup> w(H) | Minimum Pulse Width, CLK and ENB<br>(Figure 6) | 3<br>5<br>9 | 50<br>35<br>25 | 70<br>35<br>25 | ns | | t <sub>F</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times — Any Input (Figure 8) | 3<br>5<br>9 | 5<br>4<br>2 | 5<br>4<br>2 | μs | # **SWITCHING WAVEFORMS** \*Assumes 25% Duty Cycle. Figure 6. Figure 8. Figure 7. FREQUENCY CHARACTERISTICS (Voltages References to VSS, CL = 50 pF, Input tr = tf = 10 ns unless otherwise indicated) | | | | VDD | 4 | 0°C | 25 | °C | 85 | °C | | |--------|---------------------------------|----------------------------------------------------------------------------------------------|-------------|-------|----------------|-----|----------------|-----|---------------|------| | Symbol | Parameter | Test Condition | v | Min | Max | Min | Max | Min | Max | Unit | | fi | Input Frequency<br>(fin, OSCin) | R ≥ 8, A ≥ 0, N ≥ 8<br>V <sub>in</sub> = 500 mVp-p<br>ac-coupled sine wave | 3<br>5<br>9 | | 6<br>15<br>15 | _ | 6<br>15<br>15 | _ | 6<br>15<br>15 | MHz | | | | $R \ge 8$ , $A \ge 0$ , $N \ge 8$<br>$V_{in} = 1$ $V_{p-p}$ ac-coupled<br>sine wave | 3<br>5<br>9 | _ | 12<br>22<br>25 | | 12<br>20<br>22 | | 7<br>20<br>22 | MHz | | | | $R \ge 8$ , $A \ge 0$ , $N \ge 8$<br>$V_{in} = V_{DD}$ to $V_{SS}$<br>dc-coupled square wave | 3<br>5<br>9 | 1 1 1 | 13<br>25<br>25 | | 12<br>22<br>25 | | 8<br>22<br>25 | MHz | V<sub>H</sub> ≈ High Voltage Level NOTE: The PD<sub>out</sub> generates error pulses during out-of-lock conditions. When locked in phase and frequency the output is high and the voltage at this pin is determined by the low-pass filter capacitor. Figure 9. Phase Detector/Lock Detector Output Waveforms V<sub>L</sub> = Low Voltage Level \*At this point, when both f<sub>R</sub> and f<sub>V</sub> are in phase, the output is forced to near mid-supply. #### PHASE-LOCKED LOOP-LOW-PASS FILTER DESIGN A) $$PD_{out}$$ $QD_{out}$ $QD_{ou$ $$\omega_{n} = \sqrt{\frac{K_{\phi}K_{VCO}}{NR_{1}C}}$$ $$\zeta = \frac{N\omega_{n}}{2K_{\phi}K_{VCO}}$$ $$\begin{split} & \omega_{\Pi} \ = \ \sqrt{\frac{K_{\varphi} K_{VCO}}{NC(R_{1} + R_{2})}} \\ & \zeta = 0.5 \ \omega_{\Pi} \ \left(R_{2}C + \frac{N}{K_{\varphi} K_{VCO}}\right) \end{split}$$ $$ω_n = \sqrt{\frac{K_0 K_{VCO}}{NCR_1}}$$ $$ω_n R_2 C$$ ASSUMING GAIN A IS VERY LARGE, THEN: $$F(s) = \frac{R_2sC + 1}{R_1sC}$$ Note: Sometimes $R_1$ is split into two series resistors each $R_1 + 2$ . A capacitor $C_C$ is then placed from the midpoint to ground to further filter $\phi_V$ and $\phi_R$ . The value of $C_C$ should be such that the corner frequency of this network does not significantly affect $\omega_R$ . **DEFINITIONS:** N = Total Division Ratio in feedback loop $K_{\Phi}$ (Phase Detector Gain) = $V_{DD}/4\pi$ for $PD_{Out}$ $K_{\phi}$ (Phase Detector Gain) = $V_{DD}/2\pi$ for $\phi_{V}$ and $\phi_{R}$ $$K_{VCO} (VCO Gain) = \frac{2\pi \Delta f_{VCO}}{\Delta V_{VCO}}$$ for a typical design $w_n$ (Natural Frequency) $\approx \frac{2\pi fr}{10}$ (at phase detector input). Damping Factor: $\zeta \cong 1$ # RECOMMENDED READING: Gardner, Floyd M., Phaselock Techniques (second edition). New York, Wiley-Interscience, 1979. Manassewitsch, Vadim, Frequency Synthesizers: Theory and Design (second edition). New York, Wiley-Interscience, 1980. Blanchard, Alain, Phase-Locked Loops: Application to Coherent Receiver Design. New York, Wiley-Interscience, 1976. Egan, William F., Frequency Synthesis by Phase Lock. New York, Wiley-Interscience, 1981. Rohde, Ulrich L., Digital PLL Frequency Synthesizers Theory and Design. Englewood Cliffs, NJ, Prentice-Hall, 1983. Berlin, Howard M., Design of Phase-Locked Loop Circuits, with Experiments. Indianapolis, Howard W. Sams and Co., 1978. Kinley, Harold, The PLL Synthesizer Cookbook. Blue Ridge Summit, PA, Tab Books, 1980. AN535, Phase-Locked Loop Design Fundamentals, Motorola Semiconductor Products, Inc., 1970. AR254, Phase-Locked Loop Design Articles, Motorola Semiconductor Products, Inc., Reprinted with permission from *Electronic Design*, 1987. # **DESIGN CONSIDERATIONS** #### CRYSTAL OSCILLATOR CONSIDERATIONS The following options may be considered to provide a reference frequency to Motorola's CMOS frequency synthe- #### Use of a Hybrid Crystal Oscillator Commercially available temperature-compensated crystal oscillators (TCXOs) or crystal-controlled data clock oscillators provide very stable reference frequencies. An oscillator capable of sinking and sourcing 50 µA at CMOS logic levels may be direct or do coupled to OSCin. In general, the highest frequency capability is obtained utilizing a direct-coupled square wave having a rail-to-rail (VDD to VSS) voltage swing. If the oscillator does not have CMOS logic levels on the outputs, capacitive or ac coupling to OSCin may be used. OSCout, an unbuffered output, should be left floating. For additional information about TCXOs and data clock oscillators, please consult the latest version of the eem Electronic Engineers Master Catalog, the Gold Book, or similar publications. # Design an Off-Chip Reference The user may design an off-chip crystal oscillator using ICs specifically developed for crystal oscillator applications, such as the MC12061 MECL device. The reference signal from the MECL device is ac coupled to OSCin. For large amplitude signals (standard CMOS logic levels), dc coupling is used. OSCout, an unbuffered output, should be left floating. In general, the highest frequency capability is obtained with a direct-coupled square wave having rail-to-rail voltage swing. # Use of the On-Chip Oscillator Circuitry The on-chip amplifier (a digital inverter) along with an appropriate crystal may be used to provide a reference source frequency. A fundamental mode crystal, parallel resonant at the desired operating frequency, should be connected as shown in Figure 10. \*May be deleted in certain cases. See text. Figure 10. Pierce Crystal Oscillator Circuit For VDD = 5.0 V, the crystal should be specified for a loading capacitance, CL, which does not exceed 32 pF for frequencies to approximately 8.0 MHz, 20 pF for frequencies in the area of 8.0 to 15 MHz, and 10 pF for higher frequencies. These are guidelines that provide a reasonable compromise between IC capacitance, drive capability, swamping varia- tions in stray and IC input/output capacitance, and realistic CL values. The shunt load capacitance, CL, presented across the crystal can be estimated to be: $$C_L = \frac{C_{in}C_{out}}{C_{in} + C_{out}} + C_a + C_O + \frac{C1 \cdot C2}{C1 + C2}$$ where: Cin = 5 pF (see Figure 11) Cout = 6 pF (see Figure 11) Ca = 1 pF (see Figure 11) CO = the crystal's holder capacitance (see Figure 12) C1 and C2 = external capacitors (see Figure 10) Figure 11. Parasitic Capacitances of the Amplifier NOTE: Values are supplied by crystal manufacturer (parallel resonant crystal). Figure 12. Equivalent Crystal Networks The oscillator can be "trimmed" on-frequency by making a portion or all of C1 variable. The crystal and associated components must be located as close as possible to the OSCin and OSCout pins to minimize distortion, stray capacitance, stray inductance, and startup stabilization time. In some cases, stray capacitance should be added to the value for Cin and Cout. Power is dissipated in the effective series resistance of the crystal, Re, in Figure 12. The drive level specified by the crystal manufacturer is the maximum stress that a crystal can withstand without damaging or excessive shift in frequency. R1 in Figure 10 limits the drive level. The use of R1 may not be necessary in some cases (i.e., $R1 = 0 \Omega$ ). To verify that the maximum dc supply voltage does not overdrive the crystal, monitor the output frequency as a function of voltage at OSCout. (Care should be taken to minimize loading.) The frequency should increase very slightly as the dc supply voltage is increased. An overdriven crystal will decrease in frequency or become unstable with an increase in supply voltage. The operating supply voltage must be reduced or R1 must be increased in value if the overdriven condition exists. The user should note that the oscillator start-up time is proportional to the value of R1. Through the process of supplying crystals for use with CMOS inverters, many crystal manufacturers have developed expertise in CMOS oscillator design with crystals. Discussions with such manufacturers can prove very helpful (see Table 1). #### Recommended Reading Technical Note TN-24, Statek Corp. Technical Note TN-7, Statek Corp. E. Hafner, "The Piezoelectric Crystal Unit – Definitions and Method of Measurement", *Proc. IEEE*, Vol. 57, No. 2 Feb., 1969. - D. Kemper, L. Rosine, "Quartz Crystals for Frequency Control", *Electro-Technology*, June, 1969. - P. J. Ottowitz, "A Guide to Crystal Selection", *Electronic Design*, May, 1966. Table 1. Partial List of Crystal Manufacturers | Name | Address | Phone | |--------------------------------|---------------------------------------------|----------------| | United States<br>Crystal Corp. | 3605 McCart St.,<br>Ft. Worth, TX<br>76110 | (817) 921-3013 | | Crystek Crystal | 2371 Crystal Dr.,<br>Ft. Myers, FL<br>33907 | (813) 936-2109 | | Statek Corp. | 512 N. Main St.,<br>Orange, CA<br>92668 | (714) 639-7810 | NOTE: Motorola cannot recommend one supplier over another and in no way suggests that this is a complete listing of crystal manufacturers #### **DUAL-MODULUS PRESCALING** #### Overview The technique of dual-modulus prescaling is well established as a method of achieving high performance frequency synthesizer operation at high frequencies. Basically, the approach allows relatively low-frequency programmable counters to be used as high-frequency programmable counters with speed capability of several hundred MHz. This is possible without the sacrifice in system resolution and performance that results if a fixed (single-modulus) divider is used for the prescaler. In dual-modulus prescaling, the lower speed counters must be uniquely configured. Special control logic is necessary to select the divide value P or P + 1 in the prescaler for the required amount of time (see modulus control definition). Motorola's dual-modulus frequency synthesizers contain this feature and can be used with a variety of dual-modulus prescalers to allow speed, complexity and cost to be tailored to the system requirements. Prescalers having P, P + 1 divide values in the range of + 3/+ 4 to + 128/+ 129 can be controlled by most Motorola frequency synthesizers. Several dual-modulus prescaler approaches suitable for use with the MC145152-2, MC145156-2, or MC145158-2 are: | MC12009 | + 5/+ 6 | 440 MHz | |----------|----------------------|---------| | MC12011 | + 8/÷ 9 | 500 MHz | | MC12013 | + 10/+ 11 | 500 MHz | | MC12015 | ÷ 32/÷ 33 | 225 MHz | | MC12016 | ÷ 40/÷ 41 | 225 MHz | | MC12017 | + 64/+ 65 | 225 MHz | | MC12018 | + 128/÷ 129 | 520 MHz | | MC12022A | + 64/65 or + 128/129 | 1.1 GHz | | MC12032A | + 64/65 or ÷ 128/129 | 2.0 GHz | | | | | # **Design Guidelines** The system total divide value, N<sub>total</sub> (N<sub>T</sub>) will be dictated by the application: $$N_T = \frac{\text{frequency into the prescaler}}{\text{frequency into the phase detector}} = N \cdot P + A$$ N is the number programmed into the + N counter, A is the number programmed into the + A counter, P and P + 1 are the two selectable divide ratios available in the dual-modulus prescalers. To have a range of NT values in sequence, the + A counter is programmed from zero through P - 1 for a particular value N in the + N counter. N is then incremented to N + 1 and the + A is sequenced from 0 through P - 1 again. There are minimum and maximum values that can be achieved for $N_T$ . These values are a function of P and the size of the + N and + A counters. The constraint $N \ge A$ always applies. If $A_{max} = P-1$ , then $N_{min} \ge P-1$ . Then $N_{Tmin} = (P-1) P + A$ or (P-1) P since A is free to assume the value of 0. To maximize system frequency capability, the dual-modulus prescaler output must go from low to high after each group of P or P + 1 input cycles. The prescaler should divide by P when its modulus control line is high and by P + 1 when its MC is low. For the maximum frequency into the prescaler (fycomax), the value used for P must be large enough such that: - fvComax divided by P may not exceed the frequency capability of f<sub>in</sub> (input to the + N and + A counters). - The period of fvCO divided by P must be greater than the sum of the times: - a. Propagation delay through the dual-modulus prescaler. - b. Prescaler setup or release time relative to its MC signal. - Propagation time from fin to the MC output for the frequency synthesizer device. A sometimes useful simplification in the programming code can be achieved by choosing the values for P of 8, 16, 32, or 64. For these cases, the desired value of N<sub>T</sub> results when N<sub>T</sub> in binary is used as the program code to the + N and + A counters treated in the following manner: - Assume the ÷ A counter contains "a" bits where 2<sup>a</sup> ≥ P. - 2. Always program all higher order + A counter bits above "a" to 0. - 3. Assume the + N counter and the + A counter (with all the higher order bits above "a" ignored) combined into a single binary counter of n + a bits in length (n = number of divider stages in the + N counter). The MSB of this "hypothetical" counter is to correspond to the MSB of + N and the LSB is to correspond to the LSB of + A. The system divide value, N<sub>T</sub>, now results when the value of N<sub>T</sub> in binary is used to program the "new" n + a bit counter. By using the two devices, several dual-modulus values are achievable (shown in Figure 13). NOTE: MC12009, MC12011, and MC12013 are pin equivalent. MC12015, MC12016, and MC12017 are pin equivalent. Figure 13.