# MCM6116 #### 16K BIT STATIC RANDOM ACCESS MEMORY The MCM6116 is a 16,384-bit Static Random Access Memory organized as 2048 words by 8 bits, fabricated using Motorola's high-performance silicon-gate CMOS (HCMOS) technology. It uses a design approach which provides the simple timing features associated with fully static memories and the reduced power associated with CMOS memories. This means low standby power without the need for clocks, nor reduced data rates due to cycle times that exceed access time. Chip Enable ( $\overline{E}$ ) controls the power-down feature. It is not a clock but rather a chip control that affects power consumption. In less than a cycle time after Chip Enable ( $\overline{E}$ ) goes high, the part automatically reduces its power requirements and remains in this low-power standby as long as the Chip Enable ( $\overline{E}$ ) remains high. The automatic power-down feature causes no performance degradation. The MCM6116 is in a 24-pin dual-in-line package with the industry standard JEDEC approved pinout and is pinout compatible with the industry standard 16K EPROM/ROM. - Single +5 V Supply - 2048 Words by 8-Bit Operation - HCMOS Technology - Fully Static: No Clock or Timing Strobe Required - Maximum Access Time: MCM6116-12 − 120 ns MCM6116-15 - 150 ns MCM6116-20 — 200 ns • Power Dissipation: 70 mA Maximum (Active) 15 mA Maximum (Standby-TTL Levels) 2 mA Maximum (Standby) - Low Power Version Also Available MCM61L16 - Low Voltage Data Retention (MCM61L16 Only): 50 μA Maximum # **HCMOS** (COMPLEMENTARY MOS) 2,048 × 8 BIT STATIC RANDOM ACCESS MEMORY P SUFFIX PLASTIC PACKAGE CASE 709 | PIN ASSIGNN | IENTS | |-----------------------------|--------------------| | A7 (1 ● | 24 V <sub>CC</sub> | | A6 <b>C</b> 2 | 23 A8 | | <b>A5 C</b> 3 | 22 <b>3 A9</b> | | A4 <b>[</b> 4 | 21 <b>T</b> W | | <b>A3[</b> 5 | 20 <b>1</b> G | | <b>A2C</b> 6 | 19 <b>1</b> A10 | | A1 <b>[</b> 7 | 18 <b>5</b> E | | <b>A0□</b> 8 | 17 <b>1</b> DQ7 | | <b>DQ0D</b> 9 | 16 <b>DQ6</b> | | DQ1 <b>[</b> 10 | 15 005 | | DQ2 <b>[</b> 11 | 14 DQ4 | | V <sub>SS</sub> <b>C</b> 12 | 13 1003 | | P | IN NAMES | |------------------|-------------------| | A0-A10 | Address Input | | DQ0-DQ7 | Data Input/Output | | | Write Enable | | | Output Enable | | Ē | Chip Enable | | Vcc | Power (+5V) | | V <sub>S</sub> S | Ground | | | | ### **ABSOLUTE MAXIMUM RATINGS (See Note)** | Rating | Value | Unit | |----------------------------------------|----------------|------| | Temperature Under Bias | - 10 to +80 | -°C | | Voltage on Any Pin With Respect to VSS | - 1.0 to + 7.0 | V | | DC Output Current | 20 | mA | | Power Dissipation | 1.2 | Watt | | Operating Temperature Range | 0 to +70 | °C | | Storage Temperature Range | -65 to +150 | °C | This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit. NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability. ## DC OPERATING CONDITIONS AND CHARACTERISTICS (Full operating voltage and temperature ranges unless otherwise noted.) ### RECOMMENDED OPERATING CONDITIONS | Parameter | Symbol | Min | Тур | Max | Unit | |----------------|-----------------|--------|-----|-----|------| | Supply Voltage | VCC | 4.5 | 5.0 | 5.5 | ٧ | | | VSS | 0 | 0 | 0 | V | | Input Voltage | VIH | 2.2 | 3.5 | 6.0 | V | | | ٧ <sub>IL</sub> | - 1.0° | - | 0.8 | V | The device will withstand undershoots to the -1.0 volt level with a maximum pulse width of 50 ns at the -0.3 volt level. This is periodically sampled rather than 100% tested. #### RECOMMENDED OPERATING CHARACTERISTICS | Parameter | Symbol | MCM6116 | | | MCM61L16 | | | Unit | |--------------------------------------------------------------------------------------------------------------|------------------|---------|------|------|----------|------|-----|------| | - · | Symbol | Min | Typ* | Max | Min | Typ* | Max | Unit | | Input Leakage Current (V <sub>CC</sub> =5.5 V, V <sub>in</sub> =GND to V <sub>CC</sub> ) | | - | - | 1 | _ | - | 1 | μΑ | | Output Leakage Current (E=V <sub>IH</sub> or G=V <sub>IH</sub> V <sub>I/O</sub> =GND to V <sub>CC</sub> ) | llLOI | - | _ | 1 | - | - | 1 | μA | | Operating Power Supply Current (E=V <sub> L</sub> , I <sub> /O</sub> =0 mA) | ¹cc | - | 35 | 70 | - | 35 | 55 | mA | | Average Operating Current Minimum cycle, duty = 100% | <sup>I</sup> CC2 | - | 35 | 70 | _ | 35 | 55 | mA | | Standby Power (E = V <sub>IH</sub> ) | ISB | - | 5 | 15 | - | 5 | 12 | mΑ | | Supply Current (E≥V <sub>CC</sub> -0.2 V, V <sub>in</sub> ≥V <sub>CC</sub> -0.2 V or V <sub>in</sub> ≤0.2 V) | ISB1 | - | 20 | 2000 | - | 4 | 100 | μА | | Output Low Voltage (I <sub>OL</sub> = 2.1 mA) | VOL | - | _ | 0.4 | - | - | 0.4 | V | | Output High Voltage (IOH = -1.0 mA)** | Voн | 2.4 | - | - | 2.4 | _ | _ | V | <sup>\*</sup>V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C ### CAPACITANCE (f = 1.0 MHz, T<sub>A</sub> = 25°C, periodically sampled rather than 100% tested.) | FF | | Тур | Max | Unit | |--------------------------------------------------|------------------|-----|-----|------| | Input Capacitance except Ē | Cin | 3 | 5 | pF | | Input/Output Capacitance and É Input Capacitance | C <sub>I/O</sub> | 5 | 7 | рF | ## MODE SELECTION | Mode | Ē | Ğ | W | VCC Current | DQ | |-----------------|---|---|---|-------------|--------| | Standby | н | × | Х | ISB, ISB1 | High Z | | Read | L | L | Н | 'cc | Q | | Write Cycle (1) | L | Н | L | ¹CC | D | | Write Cycle (2) | L | L | L | lcc | D | <sup>\*\*</sup>Also, output voltages are compatible with Motorola's new high-speed CMOS logic family if the same power supply voltage is used. # AC OPERATING CONDITIONS AND CHARACTERISTICS | Innus Dulan La | (Full operating voltage and tem | perature unless otherwise noted.) | |----------------|---------------------------------|------------------------------------------| | | els 0 Volt to 3.5 Volts | Input and Output Timing Reference Levels | | Input Rise and | all Times10 ns | Output Load | | | | The Gate and CE = 100 pt | ### **READ CYCLE** | Parameter | Symbol | MCM6116-12<br>MCM61L16-12 | | MCM6116-15<br>MCM61L16-15 | | MCM<br>MCM6 | Unit | | |-------------------------------------------------------------------------------------|-------------------|---------------------------|-----|---------------------------|-------------|-------------|--------------|----| | | _1 1 | Min | Max | Min | Max | Min | Max | 1 | | Address Valid to Address Don't Care<br>(Cycle Time when Chip Enable is Held Active) | †AVAX | 120 | | 150 | | 200 | 11102 | | | Chip Enable Low to Chip Enable High | teleh . | 120 | | 150 | <del></del> | | <del>-</del> | ns | | Address Valid to Output Valid (Access) | tAVQV | | 120 | | - 150 | 200 | | ns | | Chip Enable Low to Output Valid (Access) | | | | | 150 | | 200 | ns | | Address Valid to Output Invalid | †ELQV | - | 120 | | 150 | | 200 | ns | | Chip Enable Low to Output Invalid | tAVQX | 10 | | 15 | | 15 | | ns | | Chip Enable High to Output High Z | <sup>t</sup> ELQX | 10 | - | 15 | _ | 15 | | ns | | | <sup>†</sup> EHQZ | . 0 | 40 | 0 | 50 | 0 | 60 | ns | | Output Enable to Output Valid | †GLQV | _ | 80 | | 100 | | 120 | ns | | Output Enable to Output Invalid | †GLQX | 10 | | 15 | | 15 | 120 | | | Output Enable to Output High Z | †GLQZ | 0 | 40 | 0 | 50 | | | ns | | Address Invalid to Output Invalid | | 10 | | | | 0 | 60 | ns | | Address Valid to Chip Enable Low (Address Setup) | 1AXQX | 0 | | 15 | _ | 15 | | nş | | Chip Enable to Power-Up Time | AVEL | | | 0 | | 0 | _ | ns | | Chip Disable to Power-Down Time | tPU | 0 | | 0 | | 0 | - | ns | | Ship Disable to Fower-Down Time | tPD | - | 30 | | 30 | - | 30 | ns | ### WRITE CYCLE | Parameter | Symbol | | 5116-12<br>1L16-12 | 1 | 3116-15<br>1L16-15 | | 5116-20<br>1L16-20 | Unit | |---------------------------------------------|-------------------|-----|--------------------|------|--------------------|-----|--------------------|-------------| | | | Min | Max | Min. | Max | Min | Max | 1 | | Chip Enable Low to Write High | †ELWH | 70 | | 90 | | 120 | | <del></del> | | Address Valid to Write High | tAVWH | 105 | <del></del> | 120 | <del> </del> | 140 | <del></del> - | ns | | Address Valid to Write Low (Address Setup) | tAVWL | 20 | <del></del> | 20 | <del> </del> | | | ภร | | Write Low to Write High (Write Pulse Width) | | 70 | | | | 20 | | ns | | Write High to Address Don't Care | <sup>t</sup> WLWH | | | 90 | | 120 | - | ns | | | XAHW | 5 | | 10 | _ | 10 | | ns | | Data Valid to Write High | 1DVWH | 35 | _ | 40 | | 60 | | | | Write High to Data Don't Care (Data Hold) | twhox | 5 | | 10 | | | <u>-</u> | ns | | Write Low to Output High Z | | 0 | | | | 10 | _ | ns | | Write High to Output Valid | tWLQZ | | 50 | 0 | 60 | 0 | 60 | ns | | | ™HQV | 5 | | 10 | - | 10 | | ns | | Output Disable to Output High Z | t <sub>GHQZ</sub> | 0 | 40 | 0 | 50 | 0 | 60 | ns | # TIMING PARAMETER ABBREVIATIONS signal name from which interval is defined transition direction for first signal signal name to which interval is defined transition direction for second signal - The transition definitions used in this data sheet are: H = transition to high L = transition to low V = transition to valid X = transition to invalid or don't care Z = transition to off (high impedance) ### **TIMING LIMITS** The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address setup time is shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time. ### NOTES: - Write Enable (W) must be high during all address transitions. - 5. twhax is measured from the earlier of Chip Enable (E) or Write Enable (W) going high to the end of write cycle. - 6. If the Chip Enable (E) low transition occurs simultaneously with the Write Enable (W) low transitions or after the Write Enable (W) transition, the output remains in a high impedance state. - 7. During this period, DQ pins are in the output state so that the input signals of opposite phase to the outputs must not be applied. - 8. A write occurs during the overlap of a low Chip Enable ( $\overline{\mathbb{E}}$ ) and a low Write Enable ( $\overline{\mathbb{W}}$ ). - 9. Q (Data Out) is the same phase as write data of this write cycle. - Q (Data Out) is the read of the next address. - 11. If Chip Enable (E) is low during this period, DQ pins are in the output state. Then the data input signals of opposite phase to the outputs must not be applied to them. ### NOTES: - 1. Write Enable (W) is High for Read Cycle. - 2. When Chip Enable (E) is Low, the address input must not be in the high impedance state - 3. Address Valid prior to or coincident with Chip Enable (E) transition Low. LOW VCC DATA RETENTION CHARACTERISTICS (TA = 0 to +70°C) (MCM61L16 Only) | Parameter | Octions | | Min | Тур | Max | Uni | |-------------------------------------|--------------------------------------------------------------------------------------------------------------------|------------------|--------|-----|-----|-----| | V <sub>CC</sub> for Data Retention | $\overline{E} \ge V_{CC} - 0.2 \text{ V}$<br>$V_{in} \ge V_{CC} - 0.2 \text{ V or } V_{in} \le 0.2 \text{ V}$ | VDR | 2.0 | _ | _ | V | | Data Retention Current | $V_{CC} = 3.0 \text{ V}, \ E \ge 2.8 \text{ V}$<br>$V_{in} \ge 2.8 \text{ V} \text{ or } V_{in} \le 0.2 \text{ V}$ | 1CCDR | - | - | 50 | μА | | Chip Disable to Data Retention Time | See Retention Waveform | tCDR | 0 | | _ | ns | | Operation Recovery Time | See neteriori vvaverorii | t <sub>rec</sub> | *tAVAX | | | ns | <sup>\*</sup>tAVAX = Read Cycle Time.