01E 80645 D T-79-07-10 ### **ORDERING INFORMATION** | Device | evice Temperature Range | | | | |------------|-------------------------|-------------|--|--| | MC1741SG | -55°C to +125°C | Metal Can | | | | MC1741SCD | 0°C to +70°C | SO-8 | | | | MC1741SCG | 0°C to +70°C | Metal Can | | | | MC1741SCP1 | 0°C to +70°C | Plastic DIP | | | ## MC1741S MC1741SC ## HIGH SLEW RATE, INTERNALLY COMPENSATED OPERATIONAL AMPLIFIER The MC1741S/MC1741SC is functionally equivalent, pin compatible, and possesses the same ease of use as the popular MC1741 circuit, yet offers 20 times higher slew rate and power bandwidth. This device is ideally suited for D-to-A converters due to its fast settling time and high slew rate. - High Slew Rate 10 V/μs Guaranteed Minimum (for unity gain only) - No Frequency Compensation Required - Short-Circuit Protection - Offset Voltage Null Capability - Wide Common-Mode and Differential Voltage Ranges - Low Power Consumption - No Latch-Up ### **OPERATIONAL AMPLIFIER** SILICON MONOLITHIC INTEGRATED CIRCUIT #### G SUFFIX METAL PACKAGE CASE 601-04 (Top View) P1 SUFFIX PLASTIC PACKAGE CASE 626-05 D SUFFIX PLASTIC PACKAGE CASE 751-02 ## TYPICAL APPLICATION OF OUTPUT CURRENT TO VOLTAGE TRANSFORMATION FOR A D-TO-A CONVERTER Pins not shown are not connected. Settling time to within 1/2 LSB ( $\pm$ 19.5 mV) is approximately 4.0 $\mu$ s from the time that all bits are switched. \*The value of C may be selected to minimize overshoot and ringing (C $\approx$ 150 pF). ## Theoretical Vo $$V_0 = \frac{V_{ref}}{R1} \left( R_0 \right) \ \left[ \frac{A1}{2} + \frac{A2}{4} + \frac{A3}{8} + \frac{A4}{16} + \frac{A5}{32} + \frac{A6}{64} + \frac{A7}{128} + \frac{A8}{256} \right]$$ Adjust $V_{ref}$ , R1 or R0 so that $V_0$ with all digital inputs at high level is equal to 9.961 volts. $$V_0 = \frac{2V}{1\,k}(5\,k)\,\left[\frac{1}{2} + \frac{1}{4} + \frac{1}{8} + \frac{1}{16} + \frac{1}{32} + \frac{1}{64} + \frac{1}{128} + \frac{1}{256}\right] = 10\,V\,\left[\frac{255}{256}\right] = 9.961$$ ### MC1741S LARGE-SIGNAL TRANSIENT RESPONSE ### STANDARD MC1741 versus MC1741S RESPONSE COMPARISON 10 μs/D MOTOROLA LINEAR/INTERFACE DEVICES 6367253 0080646 h # 6367253 MOTOROLA SC (TELECOM) 01E 80646 D ## MC1741S, MC1741SC T-79-07-10 MANYIMIIM RATINGS (TA = $\pm 25^{\circ}$ C unless otherwise noted.) | | | Value | | Unit | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------------|-------------|------------------------------------------------------|--| | Rating | Symbol | MC1741SC MC1741S | | | | | Power Supply Voltage | V <sub>CC</sub> | +18<br>-18 | +22<br>-22 | Vdc | | | Differential Input Signal Voltage | VID | ±30 | | Volts | | | Common-Mode Input Voltage Swing (See Note 1) | VICR | ±15 | | Volts | | | Output Short-Circuit Duration (See Note 2) | ts | Continuous | | ļ | | | Power Dissipation (Package Limitation)<br>Metal Package<br>Derate above T <sub>A</sub> = +25 <sup>0</sup> C<br>Plastic Dual In-Line Package<br>Derate above T <sub>A</sub> = +25 <sup>0</sup> C | PD | 680<br>4.6<br>625<br>5.0 | | mW<br>mW/ <sup>o</sup> C<br>mW<br>mW/ <sup>o</sup> C | | | Operating Ambient Temperature Range | T <sub>A</sub> | 0 to +75 | -55 to +125 | °c | | | Storage Temperature Range<br>Metal Package<br>Plastic Package | T <sub>stg</sub> | -65 to +150<br>-65 to +125 | | °C | | Note 1. For supply voltages less than ±15 Vdc, the absolute maximum input voltage is equal to the supply voltage. . Note 2. Supply voltage equal to or less than 15 Vdc. 01E 80647 ## MC1741S, MC1741SC -79-07-10 ELECTRICAL CHARACTERISTICS (V<sub>CC</sub> = +15 Vdc, V<sub>EE</sub> = -15 Vdc, T<sub>A</sub> = +25°C unless otherwise noted.) MC1741S MC17 | | Symbol | MC1741S | | MC1741SC | | | | | |-------------------------------------------------------------------------------|---------------------|------------------|------------|----------|--------|------------|------|-----------------| | · Characteristic | | Min | Тур | Max | Min | Тур | Max | Unit | | Power Bandwidth (See Figure 3) | BWP | | | | | | | kHz | | $A_V = 1$ , $R_L = 2.0 \text{ k}\Omega$ , THD = 5%, $V_O = 20 \text{ V(p-p)}$ | 1 | 150 | 200 | - | 150 | 200 | - | 1 | | Large-Signal Transient Response | | | | | | | | | | Slew Rate (Figures 10 and 11) | SR | ĺ | | 1 | | | | 1 | | V(-) to V(+) | | 10 | 20 | - | 10 | 20 | - | V/μs | | V(+) to V(-) | | 10 | 12 | - | 10 | 12 | - | | | Settling Time (Figures 10 and 11) (to within 0.1%) | t <sub>set</sub> lg | _ | 3.0 | - | _ | 3.0 | - | μς | | Small-Signal Transient Response | | | | | | | | | | (Gain = 1, E <sub>in</sub> = 20 mV, see Figures 7 and 8) | | | | | 1 | | | | | Rise Time | TLH | j – | 0.25 | | - | 0.25 | _ | μѕ | | Fall Time | tTHL. | - | 0.25 | - | - | 0.25 | - | μs | | Propagation Delay Time Overshoot | tPLH,tPHL | - | 0,25<br>20 | - | - | 0.25<br>20 | _ | μs<br>% | | ` | OS | 110 | | 105 | | | 100 | | | Short-Circuit Output Currents | los | ±10 | - | ±35 | ±10 | | ±35 | mA | | Open-Loop Voltage Gain (R <sub>L</sub> = 2.0 kΩ) (See Figure 4) | A <sub>vol</sub> | | | | | | | - | | $V_0 = \pm 10 \text{ V}, T_A = \pm 25^{\circ}\text{C}$ | 1 | 50,000<br>25.000 | 200,000 | _ | 20,000 | 100,000 | _ | | | $V_0 = \pm 10 \text{ V}, T_A = T_{low}^* \text{ to } T_{high}^*$ | | 25,000 | - | | 15,000 | | - | | | Output Impedance (f = 20 Hz) | z <sub>o</sub> | | 75 | _ | | 75 | | Ω | | Input Impedance (f = 20 Hz) | zí | 0.3 | 1.0 | | 0.3 | 1.0 | | MΩ | | Output Voltage Swing | Vo. | | | i | | | | V <sub>pk</sub> | | $R_L = 10 \text{ k}\Omega$ , $T_A = T_{low}$ to $T_{high}$ (MC17418 only) | | ±12 | ±14 | - | ±12 | ±14 | _ | | | $R_L = 2.0 \text{ k}\Omega$ , $T_A = +25^{\circ}\text{C}$ | | ±10 | ±13 | - | ±10 | ±13 | _ | | | $R_L = 2.0 k\Omega$ , $T_A = T_{low}$ to $T_{high}$ | | ±10. | | | ±10 | - | | l | | Input Common-Mode Voltage Range | VICR | ±12 | ±13 | - | ±12 | ±13 | _ | V <sub>pk</sub> | | TA = Tlow to Thigh (MC1741S) | | | | | | | | | | Common-Mode Rejection Ratio (f = 20 Hz) | CMRR | 70 | 90 | - | 70 | 90 | | dB | | TA = Tlow to Thigh (MC1741S) | | | | | | | | ] | | Input Bias Current (See Figure 2) | IIB | | | | | | | nΑ | | TA = +25°C and Thigh | '- | - | 200 | 500 | - | 200 | 500 | 1 | | $T_A = T_{low}$ | | - | 500 | 1500 | - | - 1 | _800 | | | Input Offset Current | liol | | | | | | _ | nΑ | | T <sub>A</sub> = +25 <sup>o</sup> C and T <sub>high</sub> | | - | 30 | 200 | | 30 | 200 | 1 | | TA = Tlow | | | _ | 500 | - ! | | 300 | l | | Input Offset Voltage (R <sub>S</sub> = ≤10 kΩ) | IViol | | | | | | | mV | | $T_A = +25^{\circ}C$ | | - | 1.0 | 5.0 | - | 2.0 | 6.0 | 1 | | TA = Tlow to Thigh | | | - | 6.0 | - | - | 7.5 | L | | DC Power Consumption (See Figure 9) | PC | | | | | | | mW | | (Power Supply = $\pm 15 \text{ V}$ , $V_0 = 0$ ) | - | - | 50 | 85 | - | 50 | 85 | | | TA = Tlow to Thigh | | | | | | | | | | Positive Voltage Supply Sensitivity | PSS+ | | | | | | | μV/V | | (VEE constant) | | | 2.0 | 100 | - | 2.0 | 150 | | | T <sub>A</sub> = T <sub>low</sub> to T <sub>high</sub> on MC1741S | | | | | | | | | | Negative Voltage Supply Sensitivity | PSS- | | | | | | | μV/V | | (VCC constant) | '' | _ | 10 | 150 | _ | 10 | 150 | | | | L | | | | | ,,, | | | <sup>\*</sup>T<sub>low</sub> = 0 for MC1741SC = -55 °C for MC1741S T<sub>high</sub> = +70°C for MC1741SC = +125 °C for MC1741S 01E 80648 E MC1741S, MC1741SC T-79-07-10 TYPICAL CHARACTERISTICS ( $V_{CC}$ = +15 Vdc, $V_{EE}$ = -15 Vdc, $T_A$ = +25°C unless otherwise noted.) FIGURE 3 — POWER BANDWIDTH — NONDISTORTED OUTPUT VOLTAGE versus FREQUENCY FIGURE 4 - OPEN-LOOP FREQUENCY RESPONSE FIGURE 5 - NOISE versus FREQUENCY FIGURE 6 - OUTPUT NOISE versus SOURCE RESISTANCE FIGURE 7 – SMALL-SIGNAL TRANSIENT RESPONSE DEFINITIONS FIGURE 8 – SMALL-SIGNAL TRANSIENT RESPONSE TEST CIRCUIT ## , 6367253 MOTOROLA SC (TELECOM) 01E 80649 D MC1741S, MC1741SC T-79-07-10 ### TYPICAL CHARACTERISTICS (V<sub>CC</sub> = +15 Vdc, V<sub>EE</sub> = -15 Vdc, T<sub>A</sub> = +25°C unless otherwise noted.) FIGURE 9 -- POWER CONSUMPTION versus POWER SUPPLY VOLTAGES FIGURE 10 - LARGE-SIGNAL TRANSIENT WAVEFORMS FIGURE 11 -- SETTLING TIME AND SLEW BATE TEST CIRCUIT ### SETTLING TIME In order to properly utilize the high slew rate and fast settling time of an operational amplifier, a number of system considerations must be observed. Capacitance at the summing node and at the amplifier output must be minimal and circuit board layout should be consistent with common high-frequency considerations. Both power supply connections should be adequately bypassed as close as possible to the device pins. In bypassing, both low and high-frequency components should be considered to avoid the possibility of excessive ringing. In order to achieve optimum damping, the selection of a capacitor in parallel with the feedback resistor may be necessary. A value too small could result in excessive ringing while a value too large will degrade slew rate and settling time. ## SETTLING TIME MEASUREMENT In order to accurately measure the settling time of an operational amplifier, it is suggested that the "false" summing junction approach be taken as shown in Figure 11. This is necessary since it is difficult to determine when the waveform at the output of the operational amplifier settles to within 0.1% of it's final value. Because the output and input voltages are effectively subtracted from each other at the amplifier inverting input, this seems like an ideal node for the measurement. However, the probe capacitance at this critical node can greatly affect the accuracy of the actual measurement. The solution to these problems is the creation of a second or "false" summing node. The addition of two diodes at this node clamps the error voltage to limit the voltage excursion to the oscilloscope. Because of the voltage divider effect, only one-half of the actual error appears at this node. For extremely critical measurements, the capacitance of the diodes and the oscilloscope, and the settling time of the oscilloscope must be considered. The expression $$t_{\text{setIg}} = \sqrt{x^2 + y^2 + z^2}$$ can be used to determine the actual amplifier settling time, where t<sub>setlg</sub> = observed settling time x = amplifier settling time (to be determined) y = false summing junction settling time z = oscilloscope settling time It should be remembered that to settle within $\pm 0.1\%$ requires 7RC time constants. The $\pm 0.1\%$ factor was chosen for the MC1741S settling time as it is compatible with the $\pm 1/2$ LSB accuracy of the MC1508L8 digital-to-analog converter. This D-to-A converter features $\pm 0.19\%$ maximum error. 01E 80650 E MC1741S, MC1741SC T-79-07-10 2 ## FIGURE 12 - WAVEFORM AT FALSE SUMMING NODE 1.0 µs/DIV FIGURE 13 — EXPANDED WAVEFORM AT FALSE SUMMING NODE TYPICAL APPLICATION ## FIGURE 14 - 12.5-WATT WIDEBAND POWER AMPLIFIER