# Power MOSFET 1.7 Amp, 60 Volts # N-Channel TMOS E-FET™ SOT-223 This advanced E-FET is a TMOS Medium Power MOSFET designed to withstand high energy in the avalanche and commutation modes. This new energy efficient device also offers a drain-to-source diode with a fast recovery time. Designed for low voltage, high speed switching applications in power supplies, dc-dc converters and PWM motor controls, these devices are particularly well suited for bridge circuits where diode speed and commutating safe operating areas are critical and offer additional safety margin against unexpected voltage transients. The device is housed in the SOT-223 package which is designed for medium power surface mount applications. #### **Features** - Silicon Gate for Fast Switching Speeds - Low $R_{DS(on)}$ 0.15 $\Omega$ max - The SOT-223 Package can be Soldered Using Wave or Reflow. The Formed Leads Absorb Thermal Stress During Soldering, Eliminating the Possibility of Damage to the Die - Available in 12 mm Tape and Reel Use MMFT3055ET1 to order the 7 inch/1000 unit reel. Use MMFT3055ET3 to order the 13 inch/4000 unit reel. #### MAXIMUM RATINGS (T<sub>C</sub> = 25°C unless otherwise noted) | Rating | Symbol | Value | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|---------------|----------------| | Drain-to-Source Voltage | V <sub>DSS</sub> | 60 | Vdc | | Gate-to-Source Voltage- Continuous | $V_{GS}$ | ± 20 | Vdc | | Drain Current – Continuous – Single Pulse ( $t_p \le 10 \mu s$ ) | I <sub>D</sub><br>I <sub>DM</sub> | 1.7<br>6.8 | Adc<br>Apk | | Total Power Dissipation @ T <sub>A</sub> = 25°C<br>Derate above 25°C (Note 1) | P <sub>D</sub> | 0.8<br>6.3 | Watts<br>mW/°C | | Operating and Storage Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | -65 to<br>150 | °C | | Single Pulse Drain–to–Source Avalanche Energy – Starting $T_J$ = 25°C ( $V_{DD}$ = 60 Vdc, $V_{GS}$ = 10 Vdc, Peak $I_L$ = 1.7 Apk, L = 0.2 mH, $R_G$ = 25 $\Omega$ ) | E <sub>AS</sub> | 168 | mJ | | Thermal Resistance – Junction to Ambient (surface mounted) | $R_{ heta JA}$ | 156 | °C/W | | Maximum Lead Temperature for Soldering Purposes, 1/8" from case for 10 seconds | TL | 260 | °C | Power rating when mounted on FR-4 glass epoxy printed circuit board using recommended footprint. ### ON Semiconductor® #### http://onsemi.com | V <sub>DSS</sub> | V <sub>DSS</sub> R <sub>DS(ON)</sub> TYP | | |------------------|------------------------------------------|-------| | 60 V | 150 mΩ | 1.7 A | #### **N-Channel** SOT-223 CASE 318E STYLE 3 L = Location Code WW = Work Week #### **PIN ASSIGNMENT** #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |-------------|---------|-----------------------| | MMFT3055ET1 | SOT-223 | 1000 Tape & Reel | | MMFT3055ET3 | SOT-223 | 4000 Tape & Reel | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. #### **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C unless otherwise noted) | Charac | Symbol | Min | Тур | Max | Unit | | |----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|---------------------|-----|-----------------|--------------|------| | OFF CHARACTERISTICS | | | | • | • | | | Drain-to-Source Breakdown Volt | V <sub>(BR)DSS</sub> | 60 | | | Vdc | | | Zero Gate Voltage Drain Current, (V <sub>DS</sub> = 60 V, V <sub>GS</sub> = 0 V) | | I <sub>DSS</sub> | | | 10 | μAdc | | Gate-Body Leakage Current, (V <sub>GS</sub> = 20 V, V <sub>DS</sub> = 0 V) | | I <sub>GSS</sub> | | | 100 | nAdc | | ON CHARACTERISTICS (Note 2) | | | | | | • | | Gate Threshold Voltage, (V <sub>DS</sub> = V | (GS, I <sub>D</sub> = 1.0 mA) | V <sub>GS(th)</sub> | 2.0 | | 4.5 | Vdc | | Static Drain-to-Source On-Resis | stance, (V <sub>GS</sub> = 10 V, I <sub>D</sub> = 0.85 A) | R <sub>DS(on)</sub> | | | 0.15 | Ω | | Drain-to-Source On-Voltage, (V <sub>GS</sub> = 10 V, I <sub>D</sub> = 1.7 A) | | V <sub>DS(on)</sub> | | | 0.34 | Vdc | | Forward Transconductance, (V <sub>DS</sub> | 9FS | | 2.2 | | mhos | | | DYNAMIC CHARACTERISTICS | | | | | | | | Input Capacitance | | C <sub>iss</sub> | | 430 | | | | Output Capacitance | $(V_{DS} = 20 \text{ V}, V_{GS} = 0 \text{ V}, f = 1.0 \text{ MHz})$ | C <sub>oss</sub> | | 225 | | pF | | Reverse Transfer Capacitance | · (3 | C <sub>rss</sub> | | 40 | | 1 | | SWITCHING CHARACTERISTICS | | | | | | | | Turn-On Delay Time | | t <sub>d(on)</sub> | | 15 | | | | Rise Time | $(V_{DD} = 25 \text{ V}, I_D = 0.85 \text{ A} $<br>$V_{GS} = 10 \text{ V}, R_G = 50 \Omega,$ | t <sub>r</sub> | | 22 | | ] | | Turn-Off Delay Time | $V_{GS} = 10 \text{ V}, K_G = 50 \text{ Sz},$ $R_{GS} = 25 \Omega$ ) | t <sub>d(off)</sub> | | 31 | | ns | | Fall Time | | t <sub>f</sub> | | 49 | | | | Total Gate Charge | (V <sub>DS</sub> = 48 V, I <sub>D</sub> = 1.7 A, | Qg | | 12.5 | | | | Gate-Source Charge | $V_{DS} = 48 \text{ V, ID} = 1.7 \text{ A},$<br>$V_{GS} = 10 \text{ Vdc})$ | Q <sub>gs</sub> | | 2.0 | | nC | | Gate-Drain Charge | See Figures 15 and 16 | Q <sub>gd</sub> | | 4.5 | | 7 | | SOURCE DRAIN DIODE CHARAC | TERISTICS(1) | • | | | • | | | Forward On-Voltage | $I_S = 1.7 \text{ A}, V_{GS} = 0 \text{ V}$ | V <sub>SD</sub> | | 0.8 | | Vdc | | Forward Turn-On Time | I <sub>S</sub> = 1.7 A, V <sub>GS</sub> = 0 V, | t <sub>on</sub> | I | imited by stray | y inductance | | | Reverse Recovery Time | $dl_S/dt = 400 A/\mu s,$<br>$V_R = 30 V$ | t <sub>rr</sub> | | 50 | | ns | <sup>2.</sup> Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤ 2%. Figure 1. On Region Characteristics Figure 2. Gate-Threshold Voltage Variation With Temperature Figure 3. Transfer Characteristics Figure 4. On-Resistance versus Drain Current Figure 5. On–Resistance versus Gate–to–Source Voltage Figure 6. On–Resistance versus Junction Temperature #### FORWARD BIASED SAFE OPERATING AREA The FBSOA curves define the maximum drain—to—source voltage and drain current that a device can safely handle when it is forward biased, or when it is on, or being turned on. Because these curves include the limitations of simultaneous high voltage and high current, up to the rating of the device, they are especially useful to designers of linear systems. The curves are based on an ambient temperature of 25°C and a maximum junction temperature of 150°C. Limitations for repetitive pulses at various ambient temperatures can be determined by using the thermal response curves. Application Note, AN569, "Transient Thermal Resistance—General Data and Its Use" provides detailed instructions. #### **SWITCHING SAFE OPERATING AREA** The switching safe operating area (SOA) is the boundary that the load line may traverse without incurring damage to the MOSFET. The fundamental limits are the peak current, $I_{DM}$ and the breakdown voltage, $BV_{DSS}$ . The switching SOA is applicable for both turn–on and turn–off of the devices for switching times less than one microsecond. Figure 7. Maximum Rated Forward Biased Safe Operating Area Figure 8. Thermal Response #### **COMMUTATING SAFE OPERATING AREA (CSOA)** The Commutating Safe Operating Area (CSOA) of Figure 10 defines the limits of safe operation for commutated source—drain current versus re—applied drain voltage when the source—drain diode has undergone forward bias. The curve shows the limitations of $I_{FM}$ and peak $V_{DS}$ for a given rate of change of source current. It is applicable when waveforms similar to those of Figure 9 are present. Full or half—bridge PWM DC motor controllers are common applications requiring CSOA data. Device stresses increase with increasing rate of change of source current so $dI_S/dt$ is specified with a maximum value. Higher values of $dI_S/dt$ require an appropriate derating of $I_{FM}$ , peak $V_{DS}$ or both. Ultimately $dI_S/dt$ is limited primarily by device, package, and circuit impedances. Maximum device stress occurs during $t_{rr}$ as the diode goes from conduction to reverse blocking. $V_{DS(pk)}$ is the peak drain-to-source voltage that the device must sustain during commutation; $I_{FM}$ is the maximum forward source-drain diode current just prior to the onset of commutation. $V_R$ is specified at 80% rated $BV_{DSS}$ to ensure that the CSOA stress is maximized as $I_S$ decays from $I_{RM}$ to zero. R<sub>GS</sub> should be minimized during commutation. T<sub>J</sub> has only a second order effect on CSOA. Stray inductances in ON Semiconductor's test circuit are assumed to be practical minimums. $dV_{DS}/dt$ in excess of 10~V/ns was attained with $dI_S/dt$ of $400~A/\mu s$ . Figure 9. Commutating Waveforms Figure 10. Commutating Safe Operating Area (CSOA) Figure 11. Commutating Safe Operating Area Test Circuit Figure 12. Unclamped Inductive Switching Test Circuit Figure 13. Unclamped Inductive Switching Waveforms Figure 14. Capacitance Variation With Voltage Figure 15. Gate Charge versus Gate-To-Source Voltage Figure 16. Gate Charge Test Circuit # **PACKAGE DIMENSIONS** #### SOT-223 (TO-261) CASE 318E-04 ISSUE K - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI - Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. | | INC | HES | MILLIMETERS | | | |-----|--------|--------|-------------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 0.249 | 0.263 | 6.30 | 6.70 | | | В | 0.130 | 0.145 | 3.30 | 3.70 | | | С | 0.060 | 0.068 | 1.50 | 1.75 | | | D | 0.024 | 0.035 | 0.60 | 0.89 | | | F | 0.115 | 0.126 | 2.90 | 3.20 | | | G | 0.087 | 0.094 | 2.20 | 2.40 | | | Н | 0.0008 | 0.0040 | 0.020 | 0.100 | | | J | 0.009 | 0.014 | 0.24 | 0.35 | | | K | 0.060 | 0.078 | 1.50 | 2.00 | | | L | 0.033 | 0.041 | 0.85 | 1.05 | | | M | 0 ° | 10 ° | 0 ° | 10 ° | | | S | 0.264 | 0.287 | 6.70 | 7.30 | | - STYLE 3: PIN 1. GATE 2. DRAIN 3. SOURCE 4. DRAIN #### **SOLDERING FOOTPRINT\*** <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### MMFT3055F E-FET is a trademark of Semiconductor Components Industries, LLC. ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free LISA/Canada Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850 ON Semiconductor Website: http://onsemi.com Order Literature: http://www.onsemi.com/litorder For additional information, please contact your local Sales Representative.