# T.46-23-18 # DRAM # 1 MEG x 4 DRAM **FAST PAGE MODE** ### **FEATURES** - Industry standard x4 pinout, timing, functions and packages - · High-performance, CMOS silicon-gate process - Single +5V ±10% power supply - Low power, 3mW standby; 225mW active, typical - All inputs, outputs and clocks are fully TTL compatible - 1,024-cycle refresh distributed across 16ms - Refresh modes: RAS-ONLY, CAS-BEFORE-RAS (CBR) and HIDDEN - FAST PAGE MODE access cycle ### **OPTIONS** MARKING Timing 60ns access -6 70ns access -7 80ns access -8 Packages Plastic SOJ (300 mil) DI Plastic TSOP (300 mil)\* TG Plastic ZIP (350 mil) NOTE: Available in die form (commercial or military) or military ceramic NOTE: Available in die form (commercial or military) or military ceramipackages. Please consult factory for die data sheets or refer to Micron's Military Data Book. - Operating Temperature, T<sub>A</sub> Commercial (0°C to +70°C) Industrial (-40°C to +85°C) IT - Part Number Example: MT4C4001JDI-6 ### GENERAL DESCRIPTION The MT4C4001J is a randomly accessed solid-state memory containing 4,194,304 bits organized in a x4 configuration. During READ or WRITE cycles, each bit is uniquely addressed through the 20 address bits, which are entered 10 bits (A0-A9) at a time. RAS is used to latch the first 10 bits and CAS the latter 10 bits. READ and WRITE cycles are selected with the WE input. A logic HIGH on WE dictates READ mode while a logic LOW on WE dictates WRITE mode. During a WRITE cycle, data in (D) is latched by the falling edge of WE or CAS, whichever occurs last. If WE goes LOW prior to CAS going LOW, the output pin(s) remain open (High-Z) until the next CAS cycle. If WE goes LOW after data reaches the output pin(s), The Qs are activated and retain the selected cell data as long as CAS remains low (regardless of $\overline{\text{WE}}$ or $\overline{\text{RAS}}$ ). This late $\overline{\text{WE}}$ pulse results in a READ-WRITE cycle. The four data inputs and four data outputs are routed through four pins using common I/O, and pin direction is controlled by $\overline{\text{WE}}$ and $\overline{\text{OE}}$ . FAST PAGE MODE operations allow faster data operations (READ, WRITE or READ-MODIFY-WRITE) within a row address (A0-A9) defined page boundary. The FAST PAGE MODE cycle is always initiated with a row address strobed-in by RAS followed by a column address strobed-in by CAS. CAS may be toggled-in by holding RAS LOW and strobing-in different column addresses, thus executing faster memory cycles. Returning RAS HIGH terminates the FAST PAGE MODE operation. Returning RAS and CAS HIGH terminates a memory cycle and decreases chip current to a reduced standby level. Also, the chip is preconditioned for the next cycle during the RAS high time. Memory cell data is retained in its correct state by maintaining power and executing any RAS cycle (READ, WRITE, RAS-ONLY, CAS-BEFORE-RAS (CBR) or HIDDEN refresh) so that all 1,024 combinations of RAS addresses (A0-A9) are executed at least every 16ms, regardless of sequence. The CBR refresh cycle will invoke the internal refresh counter for automatic RAS addressing. DRAM T-46-23-18 ### **FUNCTIONAL BLOCK DIAGRAM FAST PAGE MODE** \*NOTE: WE LOW prior to CAS LOW, EW detection circuit output is a HIGH (EARLY-WRITE) CAS LOW prior to WE LOW, EW detection circuit output is a LOW (LATE-WRITE) ### **TRUTH TABLE** | FUNCTION | | T :: : : : : : : : : : : : : : : : : : | ., | | | ADDRE | SSES | DATA IN/OUT | |------------------------|-----------|----------------------------------------|-----|-----|-----|----------------|------|-------------------| | | | RAS | CAS | WE | ŌĒ | t <sub>R</sub> | tC. | DQ1-DQ4 | | Standby | | Н | H→X | Х | Х | Х | Х | High-Z | | READ | | L L | L | Н | L | ROW | COL | Data Out | | EARLY-WRITE | | L | L | L | Х | ROW | COL | Data In | | READ-WRITE | | L | L | H→L | L→H | ROW | COL | Data Out, Data In | | FAST-PAGE-MODE | 1st Cycle | L | H→L | Н | L | ROW | COL | Data Out | | READ | 2nd Cycle | L | H→L | Н | L | n/a | COL | Data Out | | FAST-PAGE-MODE | 1st Cycle | L | H→L | L | Х | ROW | COL | Data In | | EARLY-WRITE | 2nd Cycle | L | H→L | L | Х | n/a | COL | Data In | | FAST-PAGE-MODE | 1st Cycle | L | H→L | H→L | L→H | ROW | COL | Data Out, Data In | | READ-WRITE | 2nd Cycle | · L | H→L | H→L | L→H | n/a | COL | Data Out, Data In | | RAS-ONLY REFRES | Н | L | Н | Х | Х | ROW | n/a | High-Z | | HIDDEN | READ | L→H→L | L | Н | L | ROW | COL | Data Out | | REFRESH | WRITE | L→H→L | L | L | Х | ROW | COL | Data In | | CAS-BEFORE-RAS REFRESH | | H→L | L | Н | Х | Х | Х | High-Z | # 1 MEG x 4 DRAM T-46-23-18 MT4C4001J ### **ABSOLUTE MAXIMUM RATINGS\*** | Voltage on Any Pin Relative to Vss | 1V to +7V | |-------------------------------------------------|----------------| | Operating Temperature, T <sub>A</sub> (Ambient) | 0°C to +70°C | | Storage Temperature (Plastic) | 55°C to +150°C | | Power Dissipation | 1W | | Short Circuit Output Current | 50mA | \*Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. # **ELECTRICAL CHARACTERISTICS AND RECOMMENDED DC OPERATING CONDITIONS** (Notes: 1, 3, 4, 6, 7) ( $Vcc = 5V \pm 10\%$ ) | PARAMETER/CONDITION | SYMBOL | MIN | MAX | UNITS | NOTES | |--------------------------------------------------------------------------------------|--------|------|-------|-------|-------| | Supply Voltage | Vcc | 4.5 | 5.5 | V | 1 | | Input High (Logic 1) Voltage, All Inputs | Vih | 2.4 | Vcc+1 | V | 1 | | Input Low (Logic 0) Voltage, All Inputs | VIL | -1.0 | 0.8 | V | 1 | | INPUT LEAKAGE CURRENT Any Input 0V ≤ VIN ≤ 6.5V (All other pins not under test = 0V) | lı | -2 | 2 | μΑ | | | OUTPUT LEAKAGE CURRENT (Q is disabled, 0V ≤ Vout ≤ 5.5V) | loz | -10 | 10 | μA | | | OUTPUT LEVELS Output High Voltage (Iout = -5mA) | Vон | 2.4 | . ' | ·V | | | Output Low Voltage (Îout = 4.2mA) | Vol | | 0.4 | V | | | | | MAX | | | ٦ | | |----------------------------------------------------------------------------------------------------------------------------------------|------------------|-----|-----|----|-------|-------| | PARAMETER/CONDITION | SYMBOL | -6 | -7 | -8 | UNITS | NOTES | | STANDBY CURRENT: (TTL)<br>(RAS = CAS = ViH) | Icc <sub>1</sub> | 2 | 2 | 2 | mA | - | | STANDBY CURRENT: (CMOS) (RAS = CAS = Other Inputs = Vcc -0.2V) | lcc2 | 1 | 1 | 1 | mA | | | OPERATING CURRENT: Random READ/WRITE Average power supply current (RAS, CAS, Address Cycling: <sup>t</sup> RC = <sup>t</sup> RC (MIN)) | lcc3 | 110 | 100 | 90 | mA | 3, 4 | | OPERATING CURRENT: FAST PAGE MODE Average power supply current (RAS = V <sub>I</sub> L, CAS, Address Cycling: ¹PC = ¹PC (MIN)) | lcc4 | 80 | 70 | 60 | mA | 3, 4 | | REFRESH CURRENT: RAS-ONLY Average power supply current (RAS Cycling, CAS = Vih.: <sup>t</sup> RC = <sup>t</sup> RC (MIN)) | lcc5 | 110 | 100 | 90 | mA | 3 | | REFRESH CURRENT: CAS-BEFORE-RAS Average power supply current (RAS, CAS, Address Cycling: <sup>t</sup> RC = <sup>t</sup> RC (MIN)) | Iccs | 110 | 100 | 90 | mA | 3, 5 | # T-46-23-18 ### **CAPACITANCE** | PARAMETER | SYMBOL | MIN | MAX | UNITS | NOTES | |-------------------------------------|-----------------|-----|-----|-------|-------| | Input Capacitance: A0-A9 | . Cı1 | | 5 | pF | 2 | | Input Capacitance: RAS, CAS, WE, OE | C <sub>12</sub> | | 7 | pF | 2 | | Input/Output Capacitance: DQ | Cio | | 7 | pF | 2 | # **ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS** (Notes: 6, 7, 8, 9, 10, 11, 12, 13, 23) ( $Vcc = 5V \pm 10\%$ ) | AC CHARACTERISTICS | | | -6 | -7 | | -8 | | | | |----------------------------------------------|-------------------|-----|--------------------------------------------------|------|-------------|-----|----------|-------|----------| | PARAMETER | SYM | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES | | Random READ or WRITE cycle time | <sup>t</sup> RC | 110 | | 130 | | 150 | <u> </u> | ns | | | READ-WRITE cycle time | <sup>t</sup> RWC | 145 | | 185 | | 205 | | ns | | | FAST-PAGE-MODE | †PC | 40 | | 40 | | 45 | | ns | | | READ or WRITE cycle time | | | | | | | <u> </u> | | | | FAST-PAGE-MODE | <sup>t</sup> PRWC | 90 | | 95 | | 100 | | ns | | | READ-WRITE cycle time | | | | | | | 1 | | | | Access time from RAS | †RAC | | 60 | | 70 | | 80 | ns | 14 | | Access time from CAS | ¹CAC | | 15 | | 20 | | 20 | ns | 15 | | Output Enable | <sup>t</sup> OE | | 15 | | 20 | | 20 | пѕ | 23 | | Access time from column address | ¹AA | | 30 | | 35 | | 40 | ns | <u> </u> | | Access time from CAS precharge | <sup>t</sup> CPA | | 35 | | 40 | | 45 | ns | | | RAS pulse width | ¹RAS | 60 | 100,000 | 70 | 100,000 | 80 | 100,000 | ns | | | RAS pulse width (FAST PAGE MODE) | TRASP | 60 | 100,000 | 70 | 100,000 | 80 | 100,000 | ns | | | RAS hold time | ¹RSH | 15 | 1 | 20 | | 20 | | ns | | | RAS precharge time | tRP | 40 | | 50 | | 60 | | ns | | | CAS pulse width | †CAS | 15 | 100,000 | 20 | 100,000 | 20 | 100,000 | ns | | | CAS hold time | <sup>t</sup> CSH | 60 | | 70 | | 80 | | ns | | | CAS precharge time | CPN | 10 | | 10 | | 10 | | ns | 16 | | CAS precharge time (FAST PAGE MODE) | ¹CP | 10 | 1 | 10 | | 10 | | ns | Γ | | RAS to CAS delay time | <sup>t</sup> RCD | 20 | 45 | 20 | 50 | 20 | 60 | ns | 17 | | CAS to RAS precharge time | ¹CRP | 10 | | 10 | | 10 | | ns | | | Row address setup time | ¹ASR | 0 | <u> </u> | 0 | 1 | 0 | | ns | | | Row address hold time | ¹RAH | 10 | | 10 | | 10 | | ns | | | RAS to column | ¹RAD | 15 | 30 | 15 | 35 | 15 | 40 | ns | 18 | | address delay time | | | | | 1. | | | | 1 | | Column address setup time | tASC | 0 | <del> </del> | 0 | 1 | 0 | | ns | | | Column address hold time | <sup>1</sup> CAH | 10 | | 15 | 1 | 15 | | ns | | | | †AR | 50 | <del> </del> | 55 | | 60 | | ns | · · | | Column address hold time (referenced to RAS) | 'An | 30 | | - 50 | | | | | | | <u> </u> | †RAL | 30 | <u> </u> | 35 | + | 40 | | ns | | | Column address to RAS lead time | LUNE | 30 | | | | | | | ļ | | | ¹RCS | 0 | <del> </del> | 0 | <del></del> | 0 | 1 | ns | | | Read command setup time | <sup>1</sup> RCH | 0 | <del> </del> | 0 | + | 0 | 1 | ns | 19 | | Read command hold time | 'nun | " | | | 1 | | 1. | | | | (referenced to CAS) | topu | 0 | + | 0 | + | 0 | + | ns | 19 | | Read command hold time | <sup>t</sup> RRH | " | | " | ' | ľ | | | | | (referenced to RAS) | 101.7 | | + | 0 | - | 0 | | ns | 1 | | CAS to output in Low-Z | ¹CLZ | 0 | 15 | 0 | 20 | 0 | 20 | ns | 20 | | Output buffer turn-off delay | OFF | 0 | 15 | | | ı U | | 113 | | T-46-23-18 # **ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS** (Notes: 6, 7, 8, 9, 10, 11, 12, 13, 23) ( $Vcc = 5V \pm 10\%$ ) | AC CHARACTERISTICS | | -6 | | -7 | | -8 | | T | Т | |--------------------------------------------------------|------------------|---------|----|---------|--------------|----------|--------------------------------------------------|----------|--------------| | PARAMETER | SYM | MIN MAX | | MIN MAX | | MIN | MAX | UNITS | NOTE | | WE command setup time | twcs | 0 | | 0 | | 0 | | ns | 21, 2 | | Write command hold time | tWCH | 10 | | 15 | | 15 | <del> </del> | ns | ,- | | Write command hold time (referenced to RAS) | tWCR | 45 | | 55 | | 60 | | ns | | | Write command pulse width | †WP | 10 | | 15 | † | 15 | <u> </u> | ns | <del> </del> | | Write command to RAS lead time | †RWL | 15 | | 20 | †* | 20 | | ns | | | Write command to CAS lead time | <sup>t</sup> CWL | 15 | | 20 | <del> </del> | 20 | <del> </del> | ns | | | Data-in setup time | tDS | 0 | | 0 | | 0 | <del> </del> | ns | 22 | | Data-in hold time | tDH . | 10 | | 15 | | 15 | <del> </del> | ns | 22 | | Data-in hold time<br>(referenced to RAS) | <sup>t</sup> DHR | 45 | | 55 | | 60 | | ns | | | RAS to WE delay time | tRWD | 85 | | 100 | <u> </u> | 110 | <del> </del> | | 21 | | Column address<br>to WE delay time | <sup>†</sup> AWD | 60 | | 65 | | 70 | | ns | 21 | | CAS to WE delay time | ¹CWD | 45 | | 50 | | 50 | <del> </del> | | | | Transition time (rise or fall) | t <sub>T</sub> | 3 | 50 | 3 | 50 | 3 | 50 | ns | 21 | | Refresh period (1,024 cycles) | †REF | | 16 | | 16 | <u> </u> | 16 | ns | 9, 10 | | RAS to CAS precharge time | <sup>†</sup> RPC | 0 | | 0 | | 0 | 10 | ms | | | CAS setup time<br>CAS-BEFORE-RAS refresh) | <sup>t</sup> CSR | 10 | | 10 | | 10 | | ns<br>ns | 5 | | CAS hold time<br>CAS-BEFORE-RAS refresh) | <sup>1</sup> CHR | 15 | | 15 | | 15 | | ns | 5 | | WE hold time<br>CAS-BEFORE-RAS refresh) | ¹WRH | 10 | | 10 | · | 10 | | ns | 25, 2 | | VE setup time<br>CAS-BEFORE-RAS refresh) | <sup>t</sup> WRP | 10 | 11 | 10 | | 10 | | ns | 25, 2 | | NE hold time<br>WCBR test cycle) | <sup>t</sup> WTH | 10 | | 10 | | 1.0 | | ns | 25, 28 | | VE setup time<br>WCBR test cycle) | twts | 10 | | 10 | | 10 | | ns | 25, 28 | | E setup prior to RAS during<br>IIDDEN REFRESH cycle | <sup>†</sup> ORD | 0 | * | 0 | | 0 | | ns | | | Output disable | 1OD | | 15 | | 20 | | 20 | ns | 27 | | DE hold time from WE during<br>READ-MODIFY-WRITE cycle | <sup>t</sup> OEH | 15 | | 20 | | 20 | | ns | 26 | T-46-23-18 ### NOTES - 1. All voltages referenced to Vss. - 2. This parameter is sampled. Vcc = $5V \pm 10\%$ , f = 1 MHz. - 3. Icc is dependent on cycle rates. - 4. Icc is dependent on output loading and cycle rates. Specified values are obtained with minimum cycle time and the outputs open. - 5. Enables on-chip refresh and address counters. - The minimum specifications are used only to indicate cycle time at which proper operation over the full temperature range is assured. - 7. An initial pause of 100µs is required after power-up followed by eight RAS refresh cycles (RAS-ONLY or CBR with WE HIGH) before proper device operation is assured. The eight RAS cycle wake-up should be repeated any time the tREF refresh requirement is exceeded. - 8. AC characteristics assume <sup>t</sup>T = 5ns. - 9. VIH (MIN) and VIL (MAX) are reference levels for measuring timing of input signals. Transition times are measured between $V_{I\!H}$ and $V_{I\!L}$ (or between $V_{I\!L}$ and ViH). - 10. In addition to meeting the transition rate specification, all input signals must transit between ViH and VIL (or between VIL and VIH) in a monotonic manner. - 11. If CAS = VIH, data output is High-Z. - 12. If CAS = VIL, data output may contain data from the last valid READ cycle. - 13. Measured with a load equivalent to 2 TTL gates and - 14. Assumes that tRCD < tRCD (MAX). If tRCD is greater than the maximum recommended value shown in this table, tRAC will increase by the amount that tRCD exceeds the value shown. - 15. Assumes that <sup>t</sup>RCD ≥ <sup>t</sup>RCD (MAX). - 16. If $\overline{CAS}$ is LOW at the falling edge of $\overline{RAS}$ , Q will be maintained from the previous cycle. To initiate a new cycle and clear the data out buffer, CAS must be pulsed HIGH for tCPN. - 17. Operation within the tRCD (MAX) limit ensures that <sup>t</sup>RAC (MAX) can be met. <sup>t</sup>RCD (MAX) is specified as a reference point only; if tRCD is greater than the specified <sup>t</sup>RCD (MAX) limit, then access time is controlled exclusively by tCAC. - 18. Operation within the tRAD (MAX) limit ensures that <sup>t</sup>RAC (MIN) and <sup>t</sup>CAC (MIN) can be met. <sup>t</sup>RAD (MAX) is specified as a reference point only; if tRAD is greater than the specified <sup>t</sup>RAD (MAX) limit, then access time is controlled exclusively by tAA. - 19. Either <sup>t</sup>RCH or <sup>t</sup>RRH must be satisfied for a READ cvcle. - 20. OFF (MAX) defines the time at which the output achieves the open circuit condition, and is not referenced to Voh or Vol. - 21. tWCS, tRWD, tAWD and tCWD are not restrictive operating parameters. tWCS applies to EARLY-WRITE cycles. tRWD, tAWD and tCWD apply to READ-MODIFY-WRITE cycles. If tWCS ≥ tWCS (MIN), the cycle is an EARLY-WRITE cycle and the data output will remain an open circuit throughout the entire cycle. If ${}^{t}RWD \ge {}^{t}RWD$ (MIN), ${}^{t}AWD \ge$ ${}^{t}AWD$ (MIN) and ${}^{t}CWD \ge {}^{t}CWD$ (MIN), the cycle is a READ-MODIFY-WRITE and the data output will contain data read from the selected cell. If neither of the above conditions is met, the state of data out is indeterminate. OE held HIGH and WE taken LOW after CAS goes LOW results in a LATE-WRITE (OE controlled) cycle. tWCS, tRWD, tCWD and tAWD are not applicable in a LATE-WRITE cycle. - 22. These parameters are referenced to CAS leading edge in EARLY-WRITE cycles and WE leading edge in LATE-WRITE or READ-MODIFY-WRITE cycles. - 23. If OE is tied permanently LOW, LATE-WRITE or READ-MODIFY-WRITE operations are not possible. - A HIDDEN REFRESH may also be performed after a WRITE cycle. In this case, $\overline{WE} = LOW$ and $\overline{OE} =$ - 25. tWTS and tWTH are setup and hold specifications for the WE pin being held LOW to enable the JEDEC test mode (with CBR timing constraints). These two parameters are the inverts of <sup>t</sup>WRP and <sup>t</sup>WRH in the CBR refresh cycle. - 26. LATE-WRITE and READ-MODIFY-WRITE cycles must have both tOD and tOEH met (OE HIGH during WRITE cycle) in order to ensure that the output buffers will be open during the WRITE cycle. The DQs will provide the previously read data if CAS remains LOW and OE is taken back LOW after tOEH is met. If CAS goes HIGH prior to OE going back LOW, the DQs will remain open. - 27. The DQs open during READ cycles once tOD or tOFF occur. If CAS goes HIGH first, OE becomes a "don't care." If OE goes HIGH and CAS stays LOW, OE is not a "don't care;" and the DQs will provide the previously read data if $\overline{OE}$ is taken back LOW (while $\overline{\text{CAS}}$ remains LOW). - 28. JEDEC test version only. ## **READ CYCLE** ### **EARLY-WRITE CYCLE** MON'T CARE W UNDEFINED T-46-23-18 # READ-WRITE CYCLE (LATE-WRITE and READ-MODIFY-WRITE CYCLES) 55E D # FAST-PAGE-MODE READ CYCLE MICRON TECHNOLOGY INC ## **FAST-PAGE-MODE READ-WRITE CYCLE** (LATE-WRITE and READ-MODIFY-WRITE CYCLES) \*tPC is for LATE-WRITE only. ₩ UNDEFINED ## **RAS-ONLY REFRESH CYCLE** (ADDR = A0-A9; WE = DON'T CARE) T-46-23-18 # **CAS-BEFORE-RAS REFRESH CYCLE** (A0-A9, and $\overline{OE} = DON'T CARE$ ) # HIDDEN REFRESH CYCLE 24 $(\overline{WE} = HIGH; \overline{OE} = LOW)$ ### 4 MEG POWER-UP AND REFRESH CONSTRAINTS The EIA/JEDEC 4 Meg DRAM introduces two potential incompatibilities compared to the previous generation 1 Meg DRAM. The incompatibilities involve refresh and power-up. Understanding these incompatibilities and providing for them will offer the designer and system user greater compatibility between the 1 Meg and 4 Meg. ### REFRESH The most commonly used refresh mode of the 1 Meg is the CBR (CAS-BEFORE-RAS) REFRESH cycle. The CBR for the 1 Meg specifies the WE pin as a "don't care." The 4 Meg, on the other hand, specifies the CBR REFRESH mode with the WE pin held at a voltage HIGH level. A CBR cycle with WE LOW will put the 4 Meg into the JEDEC specified test mode (WCBR). ### POWER-UP T-46-23-18 The 4 Meg JEDEC test mode constraint may introduce another problem. The 1 Meg POWER-UP cycle requires a 100 $\mu$ s delay followed by any eight $\overline{RAS}$ cycles. The 4 Meg POWER-UP is more restrictive in that eight RAS-ONLY or CBR REFRESH (WE held HIGH) cycles must be used. The restriction is needed since the 4 Meg may power-up in the JEDEC specified test mode and must exit out of the test mode. The only way to exit the 4 Meg JEDEC test mode is with either a RAS-ONLY or a CBR REFRESH cycle (WE held HIGH). ### SUMMARY - 1. The 1 Meg CBR REFRESH allows the $\overline{\text{WE}}$ pin to be "don't care" while the 4 Meg CBR requires $\overline{\text{WE}}$ to be - 2. The eight $\overline{RAS}$ wake-up cycles on the 1 Meg may be any valid RAS cycle while the 4 Meg may only use RAS-ONLY or CBR REFRESH cycles (WE held HIGH). # COMPARISON OF 4 MEG TEST MODE AND WCBR TO 1 MEG CBR