# IMS1420 IMS1421 High Performance 4Kx4 Static RAM #### **FEATURES** - 4K x 4 Bit Organization - 40nsec and 50nsec Address Access Times - 605mW Maximum Power Dissipation - Fully TTL Compatible - Common Data Inputs & Outputs - 20-pin, 300-mil DIP - Single +5V ± 10% Operation IMS1420 45nsec and 55nsec Chip Enable Access Times - Power Down Function - 165mW Maximum Standby Power IMS1421 High Speed Chip Select Function30nsec and 40nsec Chip Select Access Times #### **DESCRIPTION** The IMS1420 and IMS1421 feature fully static operation requiring no external clocks or timing strobes, and equal address access and cycle times. Additionally, the IMS1420 provides a Chip Enable ( $\overline{\mathbb{E}}$ ) function that can be used to place the device into a low-power standby mode, thus reducing power to 165mW. In place of the Chip Enable function, the IMS1421 provides a high speed Chip Select ( $\overline{\mathbb{S}}$ ) function which allows faster access times to be achieved. With these two options, the designer can select the device which better fits his particular application. The IMS1420 is packaged in a 20-pin 300-mil plastic DIP, and both the IMS1420 and IMS1421 are available in ceramic DIPs and ceramic chip carriers. #### PIN CONFIGURATION ## **PIN NAMES** | W WRITE ENABLE V <sub>ss</sub> GROUND | A <sub>0</sub> -A | ADDRESS INPUTS | V <sub>cc</sub> POWER (+5V) | |-------------------------------------------|-------------------|----------------|-----------------------------| | S* CHIP SELECT | w | WRITE ENABLE | V <sub>ss</sub> GROUND | | | Ē* | CHIP ENABLE | | | I/O DATA IN/OUT | <u>s</u> * | CHIP SELECT | | | | 1/0 | DATA IN/OUT | | \* E IMS1420 ONLY S IMS1421 ONLY ## IMS1420/21 ## **ABSOLUTE MAXIMUM RATINGS\*** | Voltage on Any Pin Relative to V <sub>SS</sub> −3.5 to 7.0V | |-------------------------------------------------------------| | Temperature Under Bias55°C to 125°C | | Storage Temperature (Ambient)65°C to 150°C | | Power Dissipation | | DC Output Current50mA | \*Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. ## TYPICAL DYNAMIC ICC VS TEMPERATURE ## **DC OPERATING CONDITIONS** | SYMBOL | PARAMETER | MIN | TYP | MAX | UNITS | NOTES | |-----------------|-------------------------------|------|-----|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $V_{CC}$ | Supply Voltage | 4.5 | 5.0 | 5.5 | V | | | V <sub>SS</sub> | Supply Voltage | 0 | 0 | 0 | V | | | V <sub>IH</sub> | Input Logic "1" Voltage | 2.0 | | 6.0 | V | | | $V_{lL}$ | Input Logic "0" Voltage | -2.0 | | 0.8 | V | ACTION COLUMN TO THE PROPERTY OF | | T <sub>A</sub> | Ambient Operating Temperature | O | | 70 | °C | 400 Linear ft/min<br>transverse air flow | ## DC ELECTRICAL CHARACTERISTICS (0°C $\leq$ T<sub>A</sub> $\leq$ +70°C) (V<sub>CC</sub> = 5.0V $\pm$ 10%) | SYMBOL | PARAMETER | | 20 | 14 | 21 | UNITS | NOTES | |------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------| | SINDOL | FANAVILIEN | MIN | MAX | MIN | MAX | UNITS | NOIES | | $I_{CC_1}$ | Average $V_{CC}$ Power Supply Current AC | William George South House Age | 110 | | 110 | mA | $t_{\rm C}=t_{\rm C(min)}$ | | I <sub>CC2</sub> | V <sub>CC</sub> Power Supply Current (Stdby) | FTE 177 MERODE C. AMERONA A. A. A. A. A. | 30 | A THE STREET OF | NA | mA | $\overline{E} \ge V_{IH(min)}$ | | I <sub>IN</sub> | Input Leakage Current<br>(Any Input) | 100 00 10 00 10 00 00 00 00 00 00 00 00 | 10 | | 10 | μΑ | $V_{CC} = max$ $V_{IN} = V_{SS}$ to $V_{CC}$ | | I <sub>OLK</sub> | Off State Output<br>Leakage Current | - 100 (100 to 100 10 | 50 | | 50 | μΑ | $V_{CC} = max$ $V_{OUT} = V_{SS} \text{ to } V_{CC}$ | | $V_{OH}$ | Output Logic "1" Voltage $I_{OUT} = -4mA$ | 2.4 | | 2.4 | | A | | | $V_{OL}$ | Output Logic "0" Voltage<br>I <sub>OUT</sub> = 8mA | | .4 | Y MITTERNA Manager | .4 | A STATE OF THE PROPERTY | | #### **AC TEST CONDITIONS** a | E TO THE PARTY OF | STANDARD WATER STREET, CO., CO., CO., CO., CO., CO., CO., CO. | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------| | Input Pulse Levels | V <sub>ss</sub> to 3V | | Input Rise and Fall Times. | 5ns | | Input and Output Timing Reference Levels | 1.5V | | Output Load | ee Figure 1 | Note a: Operation to specifications guaranteed 2ms after $V_{CC}$ applied. ## **CAPACITANCE** $^{b}$ (T<sub>A</sub> = 25 $^{\circ}$ C, f = 1.0MHz) | SYMBOL | PARAMETER | MAX | UNIT | CONDITIONS | |------------------|--------------------|-----|------|----------------------| | C <sub>IN</sub> | Input Capacitance | 4 | рF | $\Delta V = 0$ to 3V | | C <sub>OUT</sub> | Output Capacitance | 7 | pF | $\Delta V = 0$ to 3V | | C <sub>E/S</sub> | Ē/Š Capacitance | 6 | pF | $\Delta V = 0$ to 3V | Note b: This parameter is sampled and not 100% tested. #### **FIGURE 1. OUTPUT LOAD** ## RECOMMENDED AC OPERATING CONDITIONS (0°C $\leq$ $T_A$ $\leq$ $70^{\circ}C$ ) (V $_{CC}$ = 5.0V $\pm$ 10%) ## **READ CYCLE** | NO. | SYMBOL | PARAMETER | 1420<br>MIN | 0-45<br>MAX | 1420<br>MIN | D-55<br>MAX | 142 <sup>-</sup><br>MIN | 1-40<br>MAX | 142<br>MIN | 1-50<br>MAX | UNITS | NOTES | |-----|------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|---------------|---------------------------------------|-------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | t <sub>ACS</sub> | Chip Enable/Select Access Time | | 45 | | 55 | | 30 | | 40 | ns | | | 2 | t <sub>RC</sub> | Read Cycle Time | 40 | | 50 | DOOR OF MICH. SHIP IN THE | 40 | | 50 | | ns | C | | 3 | t <sub>AA</sub> | Address Access Time | | 40 | IIIMb har- | 50 | DAZYI KINGGERGUSUMAN | 40 | | 50 | ns | d | | 4 | t <sub>OH</sub> | Output Hold After Address Change | 3 | A | 3 | -130-710 N48000000 0 | 3 | | 3 | | ns | Management of the control con | | 5 | t <sub>LZ</sub> | Chip Enable/Select to Output Active | 20 | | 20 | P19000000000000000000000000000000000000 | 20 | | 20 | | ns | Significant I II - Control on the control of co | | 6 | t <sub>HZ</sub> | Chip Disable/Select to Output Disable | | 20 | - Merconom :x= | 25 | And the same of the same | 20 | L | 25 | ns | f | | 7 | t <sub>PU</sub> | Chip Enable to Power Up | 0 | | 0 | | NA | | NA | | ns | | | 8 | t <sub>PD</sub> | Chip Disable to Power Down | | 45 | 20000000000000000000000000000000000000 | 55 | *************************************** | NA | | NA | ns | | | 9 | t <sub>RCS</sub> | Read Command Set-up Time | -5 | | -5 | | -5 | Character and | -5 | | ns | A control of the second | | 10 | t <sub>RCH</sub> | Read Command Hold Time | -5 | and the second | -5 | | -5 | | -5 | | ns | And the same of the limit is in the contract of o | | | t <sub>t</sub> | Input Rise and Fall Times | L. Miller and Control of the | 50 | | 50 | 2 | 50 | X X X X X X X X X X X X X X X X X X X | 50 | ns | е | Note c: For READ CYCLE 1 & 2, $\overline{W}$ is high for entire cycle. Note d: Device is continuously selected. $\overline{E}/\overline{S}$ low. Note e: Measured between $V_{IL}$ max. and $V_{IH}$ min. Note f: Measured ± 200mV from steady state output voltage. ## READ CYCLE 1c,d ## READ CYCLE 2° ## IMS1420/21 # RECOMMENDED AC OPERATING CONDITIONS (0°C $\leq$ $T_A$ $\leq$ $70^{\circ}C)$ (V $_{CC}$ = 5.0V $\pm$ 10% ) ## WRITE CYCLE 1: W CONTROLLEDh | NO. | SYMBOL | PARAMETER | 1420 | 0-45 | 142 | 0-55 | 142 | 1-40 | 1421-50 | | LIAUTO | NOTEO | |------|-----------------|--------------------------------------|------|------|-----|------|-----|------|---------|-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IVO. | SIMBOL | PANAMEIEN | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES | | 11 | t <sub>WC</sub> | Write Cycle Time | 40 | | 50 | | 40 | | 50 | | ns | - According to the control of co | | 12 | t <sub>WP</sub> | Write Pulse Width | 35 | | 45 | | 35 | | 45 | | ns | | | 13 | t <sub>CW</sub> | Chip Enable/Select to End of Write | 35 | | 45 | | 30 | | 40 | | ns | | | 14 | $t_{\sf DW}$ | Data Set-up to End of Write | 15 | | 20 | | 15 | | 20 | | ns | | | 15 | t <sub>DH</sub> | Data Hold After End of Write | 3 | | 3 | | 3 | | 3 | | ns | | | 16 | t <sub>AW</sub> | Address Set-up to End of Write | 35 | | 45 | | 40 | | 50 | | ns | The state of s | | 17 | t <sub>AS</sub> | Address Set-up to Beginning of Write | 0 | | 0 | | 0 | | 0 | | ns | ************************************** | | 18 | t <sub>WR</sub> | Address Hold After End of Write | 5 | | 5 | | 0 | | 0 | | ns | CONTROL SERVICE SERVICES | | 19 | t <sub>WZ</sub> | Write Enable to Output Disable | | 20 | | 25 | | 20 | | 25 | ns | f | | 20 | t <sub>OW</sub> | Output Active After End of Write | 8 | | 8 | 1 | 8 | | 8 | | ns | g | Note f: Measured $\pm$ 200mV from steady state output voltage. Note g: If $\overline{E}/\overline{S}$ goes low with $\overline{W}$ low, Output remains in high impedance state. Note h: $\overline{E}/\overline{S}$ or $\overline{W}$ must be $\geq V_{IH}$ during address transitions. ## **WRITE CYCLE 1** ## RECOMMENDED AC OPERATING CONDITIONS (0°C $\leq$ $T_A$ $\leq$ $70^{\circ}C$ ) (V $_{CC}$ = 5.0V $\pm$ 10%) # WRITE CYCLE 2: E/S CONTROLLEDh | NO. | SYMBOL | PARAMETER | | | 1420 | | | | | | UNITS | NOTES | |-----|-----------------|--------------------------------------|-----|-----|------|-----|-----|------------|-----|------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NO. | SIMBOL | FARMILILI | MIN | MAX | MIN | MAX | MIN | <u>MAX</u> | MIN | MAX | | L | | 21 | t <sub>wc</sub> | Write Cycle Time | 40 | | 50 | | 40 | | 50 | | ns | | | 22 | t <sub>WP</sub> | Write Pulse Width | 35 | | 45 | | 35 | | 45 | | ns | | | 23 | t <sub>CW</sub> | Chip Enable/Select to End of Write | 35 | | 45 | | 30 | | 40 | | ns | Annantamentamentamentamentamentamentament | | 24 | t <sub>DW</sub> | Data Set-up to End of Write | 15 | | 20 | | 15 | | 20 | | ns | | | 25 | t <sub>DH</sub> | Data Hold After End of Write | 5 | | 5 | | 5 | | 5 | n macrosco nella | ns | | | 26 | t <sub>AW</sub> | Address Set-up to End of Write | 30 | | 40 | | 35 | | 45 | | ns | | | 27 | t <sub>WR</sub> | Address Hold After End of Write | 5 | | 5 | | 5 | | 5 | | ns | O POPULATION OF THE | | 28 | t <sub>AS</sub> | Address Set-up to Beginning of Write | -5 | | -5 | | 0 | | 0 | | ns | | | 29 | t <sub>wz</sub> | Write Enable to Output Disable | | 20 | | 25 | | 20 | | 25 | ns | f | Note f: Measured $\pm$ 200mV from steady state output voltage. Note h: $\overline{E}/\overline{S}$ or $\overline{W}$ must be $\geq V_{IH}$ during address transitions. ## **WRITE CYCLE 2** #### **DEVICE OPERATION (IMS1420)** The IMS1420 has two control inputs, Chip Enable $(\overline{E})$ and Write Enable $(\overline{W})$ , twelve address inputs, and four Data I/O lines. When $\underline{V}_{CC}$ is first applied to pin 20, a circuit associated with the $\overline{E}$ input forces the device into the lower power standby mode regardless of the state of the $\overline{E}$ input. After $V_{CC}$ is applied for 2ms, the $\overline{E}$ input controls device selection as well as active and standby modes. With $\overline{\mathbb{E}}$ low, the device is selected and the twelve address inputs are decoded to select one 4-bit word out of 4096. Read and Write operations on the memory cell are controlled by $\overline{\mathbb{W}}$ input. With $\overline{\mathbb{E}}$ high, the device is deselected, the output is disabled, and the power consumption is reduced to less than one-third of the active mode power. ## **READ CYCLE** A read cycle is defined as $\overline{W} \ge V_{IH}$ min. with $\overline{E} \le V_{IL}$ max. Read access time is measured from either $\overline{E}$ going low or from valid address. The READ CYCLE 1 waveform on page 3 shows a read access that is initiated by a change in the address inputs while $\overline{E}$ is low. The output remains active throughout READ CYCLE 1 and is valid at the specified address access time. The address inputs may change at access time and the output remains valid for a minimum of 3ns. As long as $\overline{E}$ remains low, the cycle time is equal to the address access time. The READ CYCLE 2 waveform on page 3 shows a read access that is initiated by $\overline{E}$ going low. As long as address is stable within 5ns after $\overline{E}$ goes low, valid data is at the output at the specified Chip Enable access time. If address is not valid within 5ns after $\overline{E}$ goes low, the timing is as specified in READ CYCLE 1. Chip Enable access time is not affected by the duration of the deselect interval. #### **WRITE CYCLE** A write cycle is initiated by the latter of $\overline{W}$ or $\overline{E}$ going low and terminated by $\overline{W}$ (WRITE CYCLE 1) or $\overline{E}$ (WRITE CYCLE 2) going high. During the write cycle, data on the inputs is written into the selected cells and the outputs are floating. If a write cycle is initiated by $\overline{W}$ going low, the address must be stable for the WRITE CYCLE 1 set-up time. If a write cycle is initiated by $\overline{E}$ going low, the address need not be stable until a maximum of 5ns after $\overline{E}$ goes low. The address must be held stable for the entire write cycle. After $\overline{W}$ or $\overline{E}$ goes high to terminate the write cycle, addresses may change. If these address set-up and hold times are not met, contents of other cells may be altered in unpredictable ways. WRITE CYCLE 1 waveform on page 4 shows a write cycle terminated by $\overline{W}$ going high. Data set-up and hold times are referenced to the rising edge of $\overline{W}$ . With $\overline{W}$ high, the outputs become active. When $\overline{W}$ goes high at the end of a write cycle and the outputs of the memory go active, the data from the memory will be the same as the data just written into the memory. Thus, no data bus contention will occur. WRITE CYCLE 2 waveform on page 5 shows a write cycle terminated by $\overline{E}$ going high. Data set-up and hold times are referenced to the rising edge of $\overline{E}$ . With $\overline{E}$ high, the outputs remain in the high impedance state. #### **DEVICE OPERATION (IMS1421)** The operation of the IMS1421 is similar to the operation of the IMS1420 except that the Chip Enable (E) function on the IMS1420 is replaced by a high speed Chip Select (S) for the IMS1421. The S function controls chip selection but there is no power down function on the IMS1421. The IMS1421 is designed to allow even higher system performance than is possible with the IMS1420 by removing the Chip Select decoder delay from the critical access delay path. With $\overline{S}$ high, the device is deselected and the outputs are disabled. ## **READ CYCLE** A read cycle is defined as $\overline{W} \ge V_{l-}$ min. with $\overline{S} \le V_{lL}$ max. Read access time is measured from either $\overline{S}$ going low or from valid address. If $\overline{S}$ goes low within 10ns of address valid, access time is equal to address access time. If $\overline{S}$ goes low later than 10ns after address valid, then access time is equal to Chip Select access time. #### **WRITE CYCLE** A write cycle is initiated by the latter of $\overline{W}$ or $\overline{S}$ going low and is terminated by $\overline{W}$ (WRITE CYCLE 1) or $\overline{S}$ (WRITE CYCLE 2) going high. During a write cycle, the outputs are floated and the data on the inputs are written into the addressed memory cells. If a write cycle is initiated by $\overline{W}$ going low, the address must be stable for the specified WRITE CYCLE 1 set-up time. If a write cycle is initiated by $\overline{S}$ going low, the address must be stable for the specified WRITE CYCLE 2 set-up time. WRITE CYCLE 1 waveform on page 4 shows a write cycle terminated by $\overline{W}$ going high. Data set-up and hold times are referenced to the rising edge of $\overline{W}$ . With $\overline{W}$ high and $\overline{S}$ low, the outputs become active. WRITE CYCLE 2 on page 5 shows a write cycle terminated by the rising edge of $\overline{S}$ . Data set-up and hold times are referenced to the rising edge of $\overline{S}$ , and the outputs remain in the high impedance state. #### **APPLICATION** Fundamental rules in regard to memory board layout should be followed to ensure maximum benefit from the features offered by the IMS1420/21 Static RAM. Power Distribution: The recommended power distribution scheme combines proper power trace layout and placement of decoupling capacitors to maintain the operating margins of the IMS1420/21. The impedance in the decoupling path from the power pin (20) through the decoupling capacitor to the ground pin (10) should be kept to a minimum. The impedance of this path is determined by the series impedance of the power line inductance and the inductance and reactance of the decoupling capacitor. Since the current transients associated with the operation of the high speed IMS1420/21 are high frequency, the line inductance is the dominating factor. To reduce the line inductance, the power trace and ground trace should be gridded or provided by separate power planes. The decoupling capacitor acts as a low impedance power supply located near the memory device. The high frequency decoupling capacitor should have a value of $0.1\mu\text{F}$ , and be placed between the rows of memory devices in the array (see drawing). A larger V<sub>CC</sub>, V<sub>SS</sub> GRID SHOWING DECOUPLING CAPACITORS tantalum capacitor with a value between $22\mu F$ and $47\mu F$ should be placed near the memory board edge connection where the power traces meet the backplane power distribution system. These larger capacitors provide bulk energy storage to prevent voltage drop due to the main supply being located off the memory board and at the end of a long inductive path. The ground grid of the memory array should extend to the TTL driver periphery circuit. This will provide a solid ground reference for the TTL drivers and prevent loss of operating margin of the drivers due to differential ground noise. Termination: Trace lines on a memory board in the array look to TTL driver signals like low impedance, unterminated transmission lines. In order to reduce or eliminate the reflections of the TTL signals propagating down the lines, especially low going TTL signals, line termination is recommended. The termination may be either series or parallel. The recommended technique is to use series termination. The series termination technique has the advantage of drawing no DC current and using a minimum of components. This is accomplished by placing a series resistor in the signal line at the output of the TTL driver to dampen the reflection on the line. The line should be kept short by placing the driver-termination combination close to the memory array. Some experimentation will have to be done to find the proper value to use for the series termination to minimize reflections, but generally a series resistor in the $10\Omega$ to $30\Omega$ range will be required. Proper power distribution techniques, including adequate use of decoupling capacitors, and proper termination of TTL drive outputs are some of the most important yet basic guidelines that need to be followed when designing and building a memory board. The guidelines are intended to maintain the operating margins of all devices on the memory board by providing a quiet environment free of noise spikes and signal reflections. ## IMS1420/21 # **20 PIN PLASTIC DUAL-IN-LINE** **20 PIN CERAMIC DUAL-IN-LINE** ## **20 PIN CHIP CARRIER** #### **DIMENSION NOTE:** Top Number in Millimeters Bottom Number in Inches #### **ORDERING INFORMATION** | DEVICE | SPEED | PACKAGE | PART NUMBER | |---------|-------|--------------|-------------| | IMS1420 | 45ns | PLASTIC DIP | IMS1420P-45 | | | 45ns | CERAMIC DIP | IMS1420S-45 | | | 45ns | CHIP CARRIER | IMS1420W-45 | | | 55ns | PLASTIC DIP | IMS1420P-55 | | | 55ns | CERAMIC DIP | IMS1420S-55 | | | 55ns | CHIP CARRIER | IMS1420W-55 | | IMS1421 | 40ns | CERAMIC DIP | IMS1421S-40 | | | 40ns | CHIP CARRIER | IMS1421W-40 | | | 50ns | CERAMIC DIP | IMS1421S-50 | | | 50ns | CHIP CARRIER | IMS1421W-50 | Whitefriars · Lewins Mead · Bristol BSI 2NP · England · Phone Bristol (0272) 290 861 · TLX: 444723 P.O. Box 16000 · Colorado Springs · Colorado · 80935 · U.S.A. · Phone (303) 630-4000 · TWX 910 920 4904 Untere Hauptstrasse 7 · 8057 Eching · West Germany · Phone Munich (089) 3191028 · TLX: 522645