DATA SHEET = # MB81C1000A-60/-70/-80/-10 CMOS 1M x 1 BIT FAST PAGE MODE DYNAMIC RAM The Fujitsu MB81C1000A is a CMOS, fully decoded dynamic RAM organized as 1,048,576 words x 1 bit. The MB81C1000A has been designed for mainframe memories, buffer memories, video image memories requiring high speed and high-band width output with low power dissipation, as well as for memory systems of hand-held computers which need very low power dissipation. Fujitsu's advanced three-dimensional stacked capacitor cell technology gives the MB81C1000A high $\alpha$ -ray soft error immunity and extended refresh time. CMOS technology is used in the peripheral circuits to provide low power dissipation and high speed operation. | Parar | neter | MB81C1000A<br>-60 | MB81C1000A<br>-70 | MB81C1000A<br>-80 | MB81C1000A<br>-10 | | | | | |----------------------|----------------------|----------------------------------|------------------------------------------|-------------------|-------------------|--|--|--|--| | RAS Acces | s Time | 60 ns max | 70 ns max. | 80 ns max. | 100 ns | | | | | | Random Cycle Time | | 110 ns min. | 125 ns min. | 140 ns min. | 170 ns min. | | | | | | Address Ad | cess Time | 30 ns max. | 35 ns max. | 40 ns max. | 50 ns max. | | | | | | CAS Acces | s Time | 15 ns max. 20 ns max. 20 ns max. | | 20 ns max. | 25 ns max. | | | | | | Fast Page Cycle Time | | 40 ns min. | 45 ns min. | 45 ns min. | 55 ns min. | | | | | | Low | Operating<br>Current | 407 mW max. | 374 mW max. | 341 mW max. | 297 mW max. | | | | | | Power<br>Dissipation | Standby<br>Current | 11 mW m | 11 mW max. (TTL level) / 5.5 mW max. (CM | | | | | | | - 1,048,576 words x 1 bit organization - Silicon gate, CMOS, 3-D stacked capacitor cell - · All inputs and outputs are TTL compatible - 512 refresh cycles every 8.2 ms - · Common I/O capability by using early write - RAS only, CAS-before-RAS, or hidden refresh - · Fast page mode, Read-Modify-Write capability - On-chip substrate bias generator for high performance #### **Absolute Maximum Ratings** | Parameter | Symbol | Ratings | Unit | |---------------------------------------------------------------|------------------------------------|-------------|------| | Voltage at any pin relative to V <sub>SS</sub> | V <sub>IN</sub> , V <sub>OUT</sub> | -1 to +7 | V | | Voltage of V <sub>CC</sub> supply relative to V <sub>SS</sub> | V <sub>CC</sub> | -1 to +7 | V | | Power dissipation | PD | 1.0 | W | | Short circuit output current | _ | 50 | mA | | Storage temperature | T <sub>STG</sub> | -55 to +125 | °C | Note: Permanent device damage may occur if absolute maximum ratings are exceeded. Functional operation should be restricted to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. **DIP-18P-M04** LCC-26P-M04 ZIP-20P-M02 \* FPT-24P-M04 \* FPT-24P-M05 \* Available for 70/80/100 ns versions This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields. However, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance circuit. **CAPACITANCE** (T<sub>A</sub>= 25°C, f = 1MHz) | Parameter | Symbol | Тур | Max | Unit | |----------------------------------------------|------------------|-----|-----|------| | Input Capacitance, A0 to A9, D <sub>IN</sub> | C <sub>IN1</sub> | _ | 5 | pF | | Input Capacitance, RAS, CAS, WE | C <sub>IN2</sub> | _ | 5 | pF | | Output Capacitance, D <sub>OUT</sub> | C <sub>OUT</sub> | _ | 6 | pF | ## PIN ASSIGNMENTS AND DESCRIPTIONS ### RECOMMENDED OPERATING CONDITIONS | Parameter | Notes | Symbol | Min | Тур | Max | Unlt | Ambient<br>Operating Temp | |------------------------------------------|-------|-----------------|------|-----|-----|------|---------------------------| | Supply Voltage 1 V <sub>CC</sub> 4.5 5.0 | 5.5 | V | | | | | | | Supply voltage | ı | V <sub>SS</sub> | 0 | 0 | 0 | V | 0°C to +70°C | | Input High Voltage, all inputs | 1 | V <sub>IH</sub> | 2.4 | _ | 6.5 | V | 0 0 10 +70 0 | | Input Low Voltage, all inputs | 1 | V <sub>IL</sub> | -2.0 | _ | 0.8 | V | | ### **FUNCTIONAL OPERATION** #### **ADDRESS INPUTS** Twenty input bits are required to decode any one of 1,048,576 cell addresses in the memory matrix. Since only ten address bits are available, the column and row inputs are separately strobed by $\overline{\text{CAS}}$ and $\overline{\text{RAS}}$ as shown in Figure 1. First, nine row address bits are input on pins A0-through-A9 and latched with the row address strobe ( $\overline{\text{RAS}}$ ) then, ten column address bits are input and latched with the column address strobe ( $\overline{\text{CAS}}$ ). Both row and column addresses must be stable on or before the falling edge of $\overline{\text{CAS}}$ and $\overline{\text{RAS}}$ respectively. The address latches are of the flow-through type; thus, address information appearing after $t_{\text{RAH}}$ (min) + $t_{\text{T}}$ is automatically treated as the column address. #### **WRITE ENABLE** The read or write mode is determined by the logic state of $\overline{\text{WE}}$ . When $\overline{\text{WE}}$ is active Low, a write cycle is initiated; when $\overline{\text{WE}}$ is High, a read cycle is selected. During the read mode, input data is ignored. #### **DATA INPUT** Data is written into the MB81C1000A during write or read-modify-write cycle. The input data is strobed and latched by the later falling edge of $\overline{CAS}$ or $\overline{WE}$ . In an early write cycle, data input is strobed by $\overline{CAS}$ and the setup and hold times are referenced to $\overline{CAS}$ . In a delayed write or a read-modify-write cycle, $\overline{WE}$ is set low after $\overline{CAS}$ . Thus, data input is strobed by $\overline{WE}$ , and setup and hold times are referenced to $\overline{WE}$ . #### **DATA OUTPUT** The three-state buffers are TTL compatible with a fanout of two TTL loads. Polarity of the output data is identical to that of the input; the output buffers remain in the high-impedance state until the column address strobe goes Low. When a read or read-modify-write cycle is executed, valid outputs are obtained under the following conditions: $t_{RAC}$ : from the falling edge of $\overline{RAS}$ when $t_{RCD}$ (max) is satisfied. $t_{CAC}$ : from the falling edge of $\overline{CAS}$ when $t_{RCD}$ is greater than $t_{RCD}$ (max). $t_{AA}$ : from column address input when $t_{RAD}$ is greater than $t_{RAD}$ (max). # **DC CHARACTERISTICS** (Recommended operating conditions unless otherwise noted) Notes 3 | Davamatar | Notes | Compleal | Conditions | | Unit | | | | |-----------------------------------------------------------|---------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------|-----|-------|--| | Parameter | Notes | Symbol | Conditions | Min | Тур | Max | Unit | | | Output High Voltage | | V <sub>OH</sub> | I <sub>OH</sub> = -5mA | 2.4 | _ | _ | V | | | Output Low Voltage | | V <sub>OL</sub> | I <sub>OL</sub> = 4.2mA | _ | _ | 0.4 | | | | Input Leakage Current (any input) Output Leakage Current | | I <sub>I(L)</sub> | $\begin{array}{l} 0 \leq V_{IN} \leq 5.5V; \\ 4.5V \leq V_{CC} \leq 5.5V; \\ V_{SS} = 0V; \ All \ other \ pins \\ not \ under \ test = 0V \end{array}$ | -10 | _ | 10 | μА | | | | | $I_{O(L)}$ | 0V ≤ V <sub>OUT</sub> ≤ 5.5V<br>Data out disabled | -10 | _ | 10 | | | | | MB81C1000A-60 | | | | | 74 | | | | Operating Current | MB81C1000A-70 | | RAS & CAS cycling; | | | 68 | mA | | | (Average power supply current) 2 | MB81C1000A-80 | I <sub>CC1</sub> | t <sub>RC</sub> = min | _ | _ | 62 | | | | | MB81C1000A-10 | | | | | 54 | | | | Standby Current | TTL Level | | $\overline{RAS} = \overline{CAS} = V_{IH}$ | | | 2.0 | A | | | (power supply current) | CMOS level | I <sub>CC2</sub> | $\overline{RAS} = \overline{CAS} \ge V_{CC} - 0.2V$ | _ | _ | 1.0 | - mA | | | | MB81C1000A-60 | | $\overline{\text{CAS}} = \text{V}_{\text{IH}}, \ \overline{\text{RAS}} \ \text{cycling};$ | | | 74 | - mA | | | Refresh current #1 (Average power | MB81C1000A-70 | | | | | 68 | | | | supply current) 2 | MB81C1000A-80 | I <sub>CC3</sub> | $t_{RC} = min$ | _ | _ | 62 | | | | | MB81C1000A-10 | | | | | 54 | | | | | MB81C1000A-60 | | | | | 61 | | | | Fast Page Mode | MB81C1000A-70 | L | $\overline{RAS} = V_{IL}, \overline{CAS}$ cycling; | | | 56 | mA | | | Current 2 | MB81C1000A-80 | I <sub>CC4</sub> | $t_{PC} = min$ | _ <del>_</del> | | 56 | 111/4 | | | | MB81C1000A-10 | | | | | 46 | | | | | MB81C1000A-60 | | | | | 74 | - mA | | | Refresh current #2<br>(Average power<br>supply current) 2 | MB81C1000A-70 | la - | RAS cycling;<br>CAS-before-RAS; | | _ | 68 | | | | | MB81C1000A-80 | I <sub>CC5</sub> | $t_{RC} = min$ | | | 62 | | | | | MB81C1000A-10 | | | | | 54 | | | # **AC CHARACTERISTICS** (At recommended operating conditions unless otherwise noted) Notes 3, 4, 5 | | Paramatan | Neter | Symbol | MB81C1 | 000A-60 | MB81C1 | 1000A-70 | MB81C1 | 08-A000 | MB81C1 | 1000A-10 | 1114 | |-----|---------------------------------------------|-------|------------------|--------|---------|--------|----------|--------|---------|--------|----------|------| | No. | Parameter | Notes | | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | 1 | Time Between Refresh | | t <sub>REF</sub> | _ | 8.2 | _ | 8.2 | _ | 8.2 | _ | 8.2 | ms | | 2 | Random Read/Write Cycle Time | | t <sub>RC</sub> | 110 | _ | 125 | _ | 140 | _ | 170 | _ | ns | | 3 | Read-Modify-Write Cycle Time | | t <sub>RWC</sub> | 130 | _ | 145 | _ | 165 | _ | 200 | _ | ns | | 4 | Access Time from RAS | 6, 9 | t <sub>RAC</sub> | _ | 60 | _ | 70 | _ | 80 | _ | 100 | ns | | 5 | Access Time from CAS | 7, 9 | t <sub>CAC</sub> | _ | 15 | _ | 20 | _ | 20 | _ | 25 | ns | | 6 | Column Address Access Time | 8, 9 | t <sub>AA</sub> | _ | 30 | _ | 35 | _ | 40 | _ | 50 | ns | | 7 | Output Hold Time | | t <sub>OH</sub> | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | 8 | Output Buffer Turn On Delay Time | | t <sub>ON</sub> | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | 9 | Output Buffer Turn Off Delay Time | 10 | t <sub>OFF</sub> | _ | 15 | _ | 15 | _ | 20 | _ | 20 | ns | | 10 | Transition Time | | t <sub>T</sub> | 2 | 50 | 2 | 50 | 2 | 50 | 2 | 50 | ns | | 11 | RAS Precharge Time | | t <sub>RP</sub> | 40 | _ | 45 | _ | 50 | _ | 60 | _ | ns | | 12 | RAS Pulse Width | | t <sub>RAS</sub> | 60 | 100000 | 70 | 100000 | 80 | 100000 | 100 | 100000 | ns | | 13 | RAS Hold Time | | t <sub>RSH</sub> | 15 | _ | 20 | _ | 20 | _ | 25 | _ | ns | | 14 | CAS to RAS Precharge Time | | t <sub>CRP</sub> | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | 15 | RAS to CAS Delay Time | 11,12 | t <sub>RCD</sub> | 20 | 45 | 20 | 50 | 20 | 60 | 25 | 75 | ns | | 16 | CAS Pulse Width | | t <sub>CAS</sub> | 15 | _ | 20 | _ | 20 | _ | 25 | _ | ns | | 17 | CAS Hold Time | | t <sub>CSH</sub> | 60 | _ | 70 | _ | 80 | _ | 100 | _ | ns | | 18 | CAS Precharge Time (C-B-R cycle) | 17 | t <sub>CPN</sub> | 10 | _ | 10 | _ | 10 | _ | 10 | _ | ns | | 19 | Row Address Set Up Time | | t <sub>ASR</sub> | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | 20 | Row Address Hold Time | | t <sub>RAH</sub> | 10 | _ | 10 | _ | 10 | _ | 15 | _ | ns | | 21 | Column Address Set Up Time | | t <sub>ASC</sub> | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | 22 | Column Address Hold Time | | t <sub>CAH</sub> | 12 | _ | 12 | _ | 15 | _ | 15 | _ | ns | | 23 | RAS to Column Address Delay Time | 13 | t <sub>RAD</sub> | 15 | 30 | 15 | 35 | 15 | 40 | 20 | 50 | ns | | 24 | Column Address to RAS Lead Time | | t <sub>RAL</sub> | 30 | _ | 35 | _ | 40 | _ | 50 | _ | ns | | 25 | Read Command Set Up Time | | t <sub>RCS</sub> | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | 26 | Read Command Hold Time<br>Referenced to RAS | 14 | t <sub>RRH</sub> | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | 27 | Read Command Hold Time<br>Referenced to CAS | 14 | t <sub>RCH</sub> | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | 28 | Write Command Set Up Time | 15 | t <sub>WCS</sub> | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | 29 | Write Command Hold Time | | t <sub>WCH</sub> | 10 | _ | 10 | _ | 12 | _ | 15 | _ | ns | | 30 | WE Pulse Width | | t <sub>WP</sub> | 10 | _ | 10 | _ | 12 | _ | 15 | _ | ns | | 31 | Write Command to RAS Lead Time | | t <sub>RWL</sub> | 15 | _ | 15 | _ | 20 | _ | 25 | _ | ns | | 32 | Write Command to CAS Lead Time | | t <sub>CWL</sub> | 15 | _ | 15 | _ | 20 | _ | 25 | _ | ns | | 33 | DIN Set Up Time | | t <sub>DS</sub> | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | 34 | DIN Hold Time | | t <sub>DH</sub> | 10 | _ | 10 | _ | 12 | _ | 15 | _ | ns | ### AC CHARACTERISTICS (Continued) (At recommended operating conditions unless otherwise noted) Notes 3,4,5 | No. | Parameter | Notos | Symbol | | 000A-60 | MB81C1 | 000A-70 | MB81C | 100A-80 | MB81C1 | 000A-10 | Unit | |-----|-----------------------------------------------------------|-------|-------------------|-----|---------|--------|---------|-------|---------|--------|---------|------| | NO. | Faranietei | Notes | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Onit | | 35 | RAS to WE Delay Time | 15 | t <sub>RWD</sub> | 60 | _ | 70 | _ | 80 | _ | 100 | | ns | | 36 | CAS to WE Delay Time | 15 | t <sub>CWD</sub> | 15 | _ | 20 | _ | 20 | | 25 | | ns | | 37 | Column Address to WE Delay Time | 15 | t <sub>AWD</sub> | 30 | _ | 35 | _ | 40 | | 50 | | ns | | 38 | RAS Precharge time to CAS<br>Active Time (Refresh cycles) | | t <sub>RPC</sub> | 0 | _ | 0 | _ | 0 | _ | 0 | - | ns | | 39 | CAS Set Up Time for CAS- before-RAS Refresh | | t <sub>CSR</sub> | 0 | _ | 0 | _ | 0 | _ | 0 | _ | ns | | 40 | CAS Hold Time for CAS-before-RAS Refresh | | t <sub>CHR</sub> | 10 | _ | 10 | _ | 12 | _ | 15 | _ | ns | | 50 | Fast Page Mode Read/Write Cycle Time | | t <sub>PC</sub> | 40 | _ | 45 | _ | 45 | _ | 50 | _ | ns | | 51 | Fast Page Mode Read-Modify<br>Write Cycle Time | | t <sub>PRWC</sub> | 57 | _ | 62 | _ | 65 | _ | 80 | _ | ns | | 52 | Access Time from CAS Precharge | 9, 16 | t <sub>CPA</sub> | _ | 35 | _ | 40 | _ | 40 | _ | 50 | ns | | 53 | Fast Page Mode CAS Precharge Time | | t <sub>CP</sub> | 10 | _ | 10 | _ | 10 | _ | 10 | _ | ns | #### Notes: 1. Referenced to V<sub>SS</sub>. - I<sub>CC</sub> depends on the output load conditions and cycle rates; The specified values are obtained with the output open. I<sub>CC</sub> depends on the number of address change as RAS = V<sub>IL</sub>, CAS = V<sub>IH</sub>. - $I_{CC1}$ , $I_{CC3}$ , and $I_{CC5}$ are specified at one time of address change during $\overline{RAS} = V_{IL}$ and $\overline{CAS} = V_{IH}$ . $I_{CC4}$ is specified at one time of address change during $\overline{RAS} = V_{IL}$ and $\overline{CAS} = V_{IL}$ and $\overline{CAS} = V_{IL}$ . - An initial pause (RAS = CAS = V<sub>IH</sub>) of 200 μs is required after power-up followed by any eight RAS-only cycles before proper device operation is achieved. In case of using internal refresh counter, a minimum of eight CAS-before-RAS initialization cycles instead of 8 RAS cycles are required. - 4. AC characteristics assume $t_T = 5$ ns. - V<sub>IH</sub> (min) and V<sub>IL</sub> (max) are reference levels for measuring timing of input signals. Also, transition times are measured between V<sub>IH</sub> (min) and V<sub>IL</sub> (max). - Assumes that t<sub>RCD</sub> ≤ t<sub>RCD</sub> (max), t<sub>RAD</sub> ≤ t<sub>RAD</sub> (max). If t<sub>RCD</sub> is greater than the maximum recommended value shown in this table, t<sub>RAC</sub> will be increased by the amount that t<sub>RCD</sub> exceeds the value shown. Refer to Fig. 2 and 3. - 7. If $t_{RCD} \ge t_{RCD}$ (max), $t_{RAD} \ge t_{RAD}$ (max), and $t_{ASC} \ge t_{AA} t_{CAC} t_{T}$ , access time is $t_{CAC} t_{T}$ . - 8. If $t_{RAD} \ge t_{RAD}$ (max) and $t_{ASC} < t_{AA} t_{CAC} t_{T}$ , access time is $t_{AA}$ - 9. Measured with a load equivalent to two TTL loads and 100 pF. - 10. $t_{\text{OFF}}$ and $t_{\text{OEZ}}$ is specified that output buffer change to high impedance state. - 11. Operation within the t<sub>RCD</sub> (max) limit ensures that t<sub>RAC</sub> (max) can be met. t<sub>RCD</sub> (max) is specified as a reference point only; if t<sub>RCD</sub> is greater than the specified t<sub>RCD</sub> (max) limit, access time is controlled exclusively by t<sub>CAC</sub> or t<sub>AA</sub>. - 12. $t_{RCD}$ (min) = $t_{RAH}$ (min) + 2t <sub>T</sub> + $t_{ASC}$ (min). - 13. Operation within the t<sub>RAD</sub> (max) limit ensures that t<sub>RAD</sub> (max) can be met. t<sub>RAD</sub> (max) is specified as a reference point only; if t<sub>RAD</sub> is greater than the specified t<sub>RAD</sub> (max) limit, access time is controlled exclusively by t<sub>CAC</sub> or t<sub>AA</sub>. - 14. Either t<sub>RRH</sub> or t<sub>RCH</sub> must be satisfied for a read cycle. - 15. $t_{WCS}$ , $t_{CWD}$ , $t_{RWD}$ and $t_{AWD}$ are not a restrictive operating parameter. They are included in the data sheet as an electrical characteristic only. If $t_{WCS} > t_{WCS}$ (min), the cycle is an early write cycle and $D_{OUT}$ pin will maintain high impedance state throughout the entire cycle. If $t_{CWD} > t_{CWD}$ (min), $t_{RWD} > t_{RWD}$ (min), and $t_{AWD} > t_{AWD}$ (min), the cycle is a read modify-write cycle and data from the selected cell will appear at the $D_{OUT}$ pin. If neither of the above conditions is satisfied, the cycle is a delayed write cycle and invalid data will appear at the $D_{OUT}$ pin, and write operation can be executed by satisfying $t_{RWL}$ , $t_{CWL}$ and $t_{RAL}$ specifications. - 16 t<sub>CPA</sub> is access time from the selection of a new column address (that is caused by changing <del>CAS</del> CAS from "L" to "H"). Therefore, if t<sub>CP</sub> is long, t<sub>CPA</sub> is longer than t<sub>CPA</sub> (max). - 17. Assumes that CAS-before-RAS refresh only. # **FUNCTIONAL TRUTH TABLE** | Operation Mode | ( | Clock Inpu | ıt | Addres | ss Input | Da | ata | Refresh | Note | | |------------------------------|-------------------|------------|-------------------|--------|----------|--------------|--------|----------|-------------------------------------|--| | Operation Mode | RAS | CAS | WE | Row | Column | Input | Output | Kellesii | Note | | | Standby | Н | Н | Х | _ | _ | _ | High-Z | _ | | | | Read Cycle | L | L | Н | Valid | Valid | _ | Valid | Yes *1 | $t_{RCS} \ge t_{RCS}$ (min) | | | Write Cycle<br>(Early Write) | L | L | L | Valid | Valid | Valid | High-Z | Yes *1 | $t_{WCS} \ge t_{WCS}$ (min) | | | Read-Modify-Write Cycle | L | L | $H \rightarrow L$ | Valid | Valid | X →<br>Valid | Valid | Yes *1 | $t_{CWD} \ge t_{CWD}$ (min) | | | RAS-only<br>Refresh Cycle | L | Н | Х | Valid | _ | _ | High-Z | Yes | | | | CAS-before RAS Refresh Cycle | L | L | Х | _ | _ | _ | High-Z | Yes | $t_{CSR} \ge t_{CSR} \text{ (min)}$ | | | Hidden Refresh<br>Cycle | $H \rightarrow L$ | L | Х | _ | _ | _ | Valid | Yes | Previous data is kept | | Notes: X: "H"or"L" \*1: It is impossible in Fast Page Mode. #### **DESCRIPTION** The read cycle is executed by keeping both $\overline{RAS}$ and $\overline{CAS}$ "L" and keeping $\overline{WE}$ "H" throughout the cycle. The row and column addresses are latched with $\overline{RAS}$ and $\overline{CAS}$ , respectively. The data output remains valid with $\overline{CAS}$ "L", ie., if $\overline{CAS}$ goes "H", the data becomes invalid after tOH is satisfied. The access time is determined by $\overline{RAS}$ (tRAC), $\overline{CAS}$ (tCAC), or Column address input (tAA). If tRCD ( $\overline{RAS}$ to $\overline{CAS}$ delay time) is greater than the specification, the access time is tAA. CAS-before-RAS refresh operation. A special timing sequence using the CAS-before-RAS refresh counter test cycle provides a convenient method to verify the functionality of CAS-before-RAS refresh circuitry. If, after a CAS-before-RAS refresh cycle. CAS makes a transition from High to Low while RAS is held Low, read and write operations are enabled as shown above. Row and column addresses are defined as follows: Row Address: Bits A0 through A9 are defined by the on-chip refresh counter. The bit A9 is set high internally. Column Address: Bits A0 through A9 are defined by latching levels on A0–A9 at the second falling edge of CAS. The CAS-before-RAS Counter Test procedure is as follows; - 1) Initialize the internal refresh address counter by using 8 CAS-before-RAS refresh cycles. - 2) Use the same column address throughout the test. - 3) Write "0" to all 512 row addresses at the same column address by using normal write cycles. - 4) Read "0" written in procedure 3) and check; simultaneously write "1" to the same addresses by using CAS—before—RAS refresh counter test (read—modify—write cycles). Repeat this procedure 512 times with addresses generated by the internal refresh address counter. - 5) Read and check data written in procedure 4) by using normal read cycle for all 512 memory locations. - 6) Complement test pattern and repeat procedures 3), 4), and 5). #### (At recommended operating conditions unless otherwise noted.) | | No. Parameter | MB81C1000A-60 MB81C1000A-70 MB81C1000A-80 | | MB81C1 | Unit | | | | | | | |-----|----------------------|-------------------------------------------|-----|--------|------|-----|-----|-----|-----|-----|------| | No. | | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | | 90 | Access Time from CAS | t <sub>FCAC</sub> | | 40 | _ | 45 | _ | 50 | _ | 60 | ns | | 91 | CAS to WE Delay Time | t <sub>FCWD</sub> | 40 | | 45 | _ | 50 | _ | 60 | _ | ns | | 92 | CAS Precharge Time | t <sub>CPT</sub> | 20 | _ | 20 | _ | 20 | | 20 | _ | ns | Note . Assumes that CAS-before-RAS refresh counter test cycle only. ## **PACKAGE DIMENSIONS** (Suffix -PJ) (Suffix: - PSZ) (Suffix: - PFTN) (Suffix: - PFTR) ### MB81C1000A-60 MB81C1000A-70 MB81C1000A-80 MB81C1000A-10 #### Not Recommended for New Design All Rights Reserved. Circuit diagrams utilizing Fujitsu products are included as a means of illustrating typical semiconductor applications. Complete Information sufficient for construction purposes is not necessarily given. The information contained in this document has been carefully checked and is believed to be reliable. However, Fujitsu assumes no responsibility for inaccuracies. The information contained in this document does not convey any license under the copyrights, patent rights or trademarks claimed and owned by Fujitsu. Fujitsu reserves the right to change products or specifications without notice. No part of this publication may be copied or reproduced in any form or by any means, or transferred to any third party without prior written consent of Fujitsu. **Notes** MB81C1000A-60 MB81C1000A-70 MB81C1000A-80 MB81C1000A-10 **Not Recommended for New Design** ### **Notes** ### **FUJITSU LIMITED** For further information, please contact: #### Japan **FUJITSU LIMITED** Semiconductor Marketing Furukawa Sogo Bldg. 6-1, Marunouchi 2-chome Chiyoda-ku, Tokyo 100 Japan Tel: (03) 3216-3211 Telex: 781-2224361 FAX: (03) 3216-9771 #### **North and South America** FUJITSU MICROELECTRONICS, INC. Semiconductor Division 3545 North First Street San Jose, CA 95134-1804 USA Tel: (408) 922-9000 FAX: (408) 432-9044 #### **Europe** FUJITSU MIKROELEKTRONIK GmbH Arabella Centre 9.OG Lyoner Strasse 44-48 D-6000 Frankfurt 71 F.R. Germany Tel: (069) 66320 Telex: 411963 FAX: (069) 6632122 #### Asia FUJITSU MICROELECTRONICS ASIA PTE LIMITED 51 Bras Basah Road Plaza by the Park #06-04/07 Singapore 0718 Tel: 336-1600 Telex: 55373 FAX: 336-1609