September 1983 Revised February 1999 # MM74HC540 • MM74HC541 Inverting Octal 3-STATE Buffer • Octal 3-STATE Buffer ### **General Description** The MM74HC540 and MM74HC541 3-STATE buffers utilize advanced silicon-gate CMOS technology. They possess high drive current outputs which enable high speed operation even when driving large bus capacitances. These circuits achieve speeds comparable to low power Schottky devices, while retaining the advantage of CMOS circuitry, i.e., high noise immunity, and low power consumption. Both devices have a fanout of 15 LS-TTL equivalent inputs. The MM74HC540 is an inverting buffer and the MM74HC541 is a non-inverting buffer. The 3-STATE control gate operates as a two-input NOR such that if either $\overline{\text{G1}}$ or $\overline{\text{G2}}$ are HIGH, all eight outputs are in the high-impedance state. In order to enhance PC board layout, the MM74HC540 and MM74HC541 offers a pinout having inputs and outputs on opposite sides of the package. All inputs are protected from damage due to static discharge by diodes to $\rm V_{\rm CC}$ and ground. #### **Features** - Typical propagation delay: 12 ns - 3-STATE outputs for connection to system buses - Wide power supply range: 2–6V - Low quiescent current: 80 µA maximum (74HC Series) - Output current: 6 mA ### **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|-----------------------------------------------------------------------------| | MM74HC540WM | M20B | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide | | MM74HC540SJ | M20D | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | MM74HC540MTC | MTC20 | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | | MM74HC540N | N20A | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide | | MM74HC541WM | M20B | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide | | MM74HC541SJ | M20D | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | MM74HC541MTC | MTC20 | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | | MM74HC541N | N20A | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. ### **Connection Diagrams** ### Pin Assignments for DIP, SOIC, SOP and TSSOP ### Absolute Maximum Ratings(Note 1) (Note 2) | (Note 2) | | |------------------------------------------------|---------------------------| | Supply Voltage (V <sub>CC</sub> ) | -0.5 to +7.0V | | DC Input Voltage (V <sub>IN</sub> ) | $-1.5$ to $V_{CC} + 1.5V$ | | DC Output Voltage (V <sub>OUT</sub> ) | $-0.5$ to $V_{CC}$ +0.5V | | Clamp Diode Current (I <sub>CD</sub> ) | ±20 mA | | DC Output Current, per pin (I <sub>OUT</sub> ) | ±35 mA | | DC V <sub>CC</sub> or GND Current, | | | per pin (I <sub>CC</sub> ) | ±70 mA | | Storage Temperature Range (T <sub>STG</sub> ) | -65°C to +150°C | | Power Dissipation (P <sub>D</sub> ) | | | (Note 3) | 600 mW | | S.O. Package only | 500 mW | | Lead Temperature (T <sub>L</sub> ) | | | | | # Recommended Operating Conditions | | Min | Max | Units | |-----------------------------------------------|-----|----------|-------| | Supply Voltage (V <sub>CC</sub> ) | 2 | 6 | V | | DC Input or Output Voltage | | | | | $(V_{IN}, V_{OUT})$ | 0 | $V_{CC}$ | V | | Operating Temperature Range (T <sub>A</sub> ) | -40 | +85 | °C | | Input Rise or Fall Times | | | | | $(t_r, t_f) V_{CC} = 2.0V$ | | 1000 | ns | | $V_{CC} = 4.5V$ | | 500 | ns | | $V_{CC} = 6.0V$ | | 400 | ns | Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur. Note 2: Unless otherwise specified all voltages are referenced to ground. Note 3: Power Dissipation temperature derating — plastic "N" package: -12 mW/°C from 65°C to 85°C. ### DC Electrical Characteristics (Note 4) (Soldering 10 seconds) | Symbol | Parameter | Conditions | v <sub>cc</sub> | T <sub>A</sub> = 25°C | | T <sub>A</sub> = -40 to 85°C | T <sub>A</sub> = -55 to 125°C | Units | |-----------------|--------------------|---------------------------------------------------------|-----------------|-----------------------|------|------------------------------|-------------------------------|-------| | Symbol | | | | Тур | | Guaranteed L | imits | Units | | V <sub>IH</sub> | Minimum HIGH Level | | 2.0V | | 1.5 | 1.5 | 1.5 | V | | | Input Voltage | | 4.5V | | 3.15 | 3.15 | 3.15 | V | | | | | 6.0V | | 4.2 | 4.2 | 4.2 | V | | V <sub>IL</sub> | Maximum LOW Level | | 2.0V | | 0.5 | 0.5 | 0.5 | V | | | Input Voltage | | 4.5V | | 1.35 | 1.35 | 1.35 | V | | | | | 6.0V | | 1.8 | 1.8 | 1.8 | V | | V <sub>OH</sub> | Minimum HIGH Level | $V_{IN} = V_{IH}$ or $V_{IL}$ | | | | | | | | | Output Voltage | $ I_{OUT} \le 20 \ \mu A$ | 2.0V | 2.0 | 1.9 | 1.9 | 1.9 | V | | | | | 4.5V | 4.5 | 4.4 | 4.4 | 4.4 | V | | | | | 6.0V | 6.0 | 5.9 | 5.9 | 5.9 | V | | | | $V_{IN} = V_{IH}$ or $V_{IL}$ | | | | | | | | | | $ I_{OUT} \le 6.0 \text{ mA}$ | 4.5V | 4.2 | 3.98 | 3.84 | 3.7 | V | | | | $ I_{OUT} \le 7.8 \text{ mA}$ | 6.0V | 5.7 | 5.48 | 5.34 | 5.2 | V | | V <sub>OL</sub> | Maximum LOW Level | $V_{IN} = V_{IH}$ or $V_{IL}$ | | | | | | | | | Output Voltage | $ I_{OUT} \le 20 \mu A$ | 2.0V | 0 | 0.1 | 0.1 | 0.1 | V | | | | | 4.5V | 0 | 0.1 | 0.1 | 0.1 | V | | | | | 6.0V | 0 | 0.1 | 0.1 | 0.1 | V | | | | $V_{IN} = V_{IH}$ or $V_{IL}$ | | | | | | | | | | $ I_{OUT} \le 6.0 \text{ mA}$ | 4.5V | 0.2 | 0.26 | 0.33 | 0.4 | V | | | | $ I_{OUT} \le 7.8 \text{ mA}$ | 6.0V | 0.2 | 0.26 | 0.33 | 0.4 | V | | I <sub>IN</sub> | Maximum Input | $V_{IN} = V_{CC}$ or GND | 6.0V | | ±0.1 | ±1.0 | ±1.0 | μΑ | | | Current | | | | | | | | | l <sub>OZ</sub> | Maximum 3-STATE | $V_{IN} = V_{IH}$ or $V_{IL}$ , $\overline{G} = V_{IH}$ | 6.0V | | ±0.5 | ±5 | ±10 | μА | | | Output Leakage | $V_{OUT} = V_{CC}$ or GND | | | | | | | | | Current | | | | | | | | | I <sub>CC</sub> | Maximum Quiescent | $V_{IN} = V_{CC}$ or GND | 6.0V | | 8.0 | 80 | 160 | μА | | CC | Supply Current | $I_{OUT} = 0 \mu A$ | | | | | | | 260°C Note 4: For a power supply of 5V ±10% the worst case output voltages (V<sub>OH</sub>, and V<sub>OL</sub>) occur for HC at 4.5V. Thus the 4.5V values should be used when designing with this supply. Worst case V<sub>IH</sub> and V<sub>IL</sub> occur at V<sub>CC</sub> = 5.5V and 4.5V respectively. (The V<sub>IH</sub> value at 5.5V is 3.85V.) The worst case leakage current (I<sub>IN</sub>, I<sub>CC</sub>, and I<sub>OZ</sub>) occur for CMOS at the higher voltage and so the 6.0V values should be used. ### **AC Electrical Characteristics** $V_{CC} = 5V$ , $T_A = 25^{\circ}C$ , $t_r = t_f = 6$ ns | Symbol | Parameter | Conditions | Тур | Guaranteed<br>Limit | Units | |-------------------------------------|---------------------------------|----------------------------------------------------|-----|---------------------|-------| | t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay (540) | C <sub>L</sub> = 45 pF | 12 | 18 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay (541) | C <sub>L</sub> = 45 pF | 14 | 20 | ns | | t <sub>PZH</sub> , t <sub>PZL</sub> | Maximum Output Enable Time | $R_L = 1 \text{ k}\Omega$<br>$C_L = 45 \text{ pF}$ | 17 | 28 | ns | | t <sub>PHZ</sub> , t <sub>PLZ</sub> | Maximum Output Disable Time | $R_L = 1 \text{ k}\Omega$<br>$C_L = 5 \text{ pF}$ | 15 | 25 | ns | ### **AC Electrical Characteristics** $\rm V_{CC}$ = 2.0V to 6.0V, $\rm C_L$ = 50 pF, $\rm t_r$ = $\rm t_f$ = 6 ns (unless otherwise specified) | Symbol | Parameter | Conditions | V <sub>CC</sub> | T <sub>A</sub> = 25°C | | T <sub>A</sub> = -40 to 85°C | T <sub>A</sub> = -55 to 125°C | Units | |-------------------------------------|----------------------------|-------------------------|-----------------|-----------------------|-----|------------------------------|-------------------------------|-------| | Oymboi | | | • 66 | Тур | | Guaranteed Limits | | | | t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation | C <sub>L</sub> = 50 pF | 2.0V | 55 | 100 | 126 | 149 | ns | | | Delay (540) | C <sub>L</sub> = 150 pF | 2.0V | 83 | 150 | 190 | 224 | ns | | | | C <sub>L</sub> = 50 pF | 4.5V | 12 | 20 | 25 | 30 | ns | | | | C <sub>L</sub> = 150 pF | 4.5V | 22 | 30 | 38 | 45 | ns | | | | C <sub>L</sub> = 50 pF | 6.0V | 11 | 17 | 21 | 25 | ns | | | | C <sub>L</sub> = 150 pF | 6.0V | 18 | 26 | 32 | 38 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation | C <sub>L</sub> = 50 pF | 2.0V | 58 | 115 | 145 | 171 | ns | | | Delay (541) | C <sub>L</sub> = 150 pF | 2.0V | 83 | 165 | 208 | 246 | ns | | | | C <sub>L</sub> = 50 pF | 4.5V | 14 | 23 | 29 | 34 | ns | | | | C <sub>L</sub> = 150 pF | 4.5V | 17 | 33 | 42 | 49 | ns | | | | C <sub>L</sub> = 50 pF | 6.0V | 11 | 20 | 25 | 29 | ns | | | | C <sub>L</sub> = 150 pF | 6.0V | 14 | 28 | 35 | 42 | ns | | t <sub>PZH</sub> , t <sub>PZL</sub> | Maximum Output Enable | $R_L = 1 k\Omega$ | | | | | | | | | Time | C <sub>L</sub> = 50 pF | 2.0V | 75 | 150 | 189 | 224 | ns | | | | C <sub>L</sub> = 150 pF | 2.0V | 100 | 200 | 252 | 298 | ns | | | | C <sub>L</sub> = 50 pF | 4.5V | 15 | 30 | 38 | 45 | ns | | | | C <sub>L</sub> = 150 pF | 4.5V | 30 | 40 | 50 | 60 | ns | | | | C <sub>L</sub> = 50 pF | 6.0V | 13 | 26 | 32 | 38 | ns | | | | C <sub>L</sub> = 150 pF | 6.0V | 17 | 34 | 43 | 51 | ns | | t <sub>PHZ</sub> , t <sub>PLZ</sub> | Maximum Output Disable | $R_L = 1 k\Omega$ | 2.0V | 75 | 150 | 189 | 224 | ns | | | Time | $C_L = 50 pF$ | 4.5V | 15 | 30 | 38 | 45 | ns | | | | | 6.0V | 13 | 26 | 32 | 38 | ns | | t <sub>THL</sub> , t <sub>TLH</sub> | Maximum Output Rise | C <sub>L</sub> = 50 pF | 2.0V | 25 | 60 | 75 | 90 | ns | | | and Fall Time | | 4.5V | 7 | 12 | 15 | 18 | ns | | | | | 6.0V | 6 | 10 | 13 | 15 | ns | | C <sub>PD</sub> | Power Dissipation | $\overline{G} = V_{IH}$ | | 10 | | | | pF | | | Capacitance (Note 5) | $\overline{G} = V_{IL}$ | | 50 | | | | pF | | C <sub>IN</sub> | Maximum Input | | | 5 | 10 | 10 | 10 | pF | | | Capacitance | | | | | | | | | C <sub>OUT</sub> | Maximum Output Capacitance | | | 15 | 20 | 20 | 20 | pF | Note 5: $C_{PD}$ determines the no load dynamic power consumption, $P_D = C_{PD} \ V_{CC}^2 f + I_{CC} \ V_{CC}$ , and the no load dynamic current consumption, $I_S = C_{PD} \ V_{CC} f + I_{CC}$ . ## Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 6.5±0.1 -0.20 20 4.16 6,4 4.4±0.1 -B-3,2 0.42 0.65 PIN #1 IDENT. LAND PATTERN RECOMMENDATION O.1 C ALL LEAD TIPS SEE DETAIL A -0.90+0.15 0.09-0.20 0.1±0.05 0.65 -12.00° R0.09min GAGE PLANE DIMENSIONS ARE IN MILLIMETERS 0.25 NOTES: A. CONFORMS TO JEDEC REGISTRATION MD-153, VARIATION AC, REF NOTE 6, DATE $7/93.\,$ -0.6±0.1--R0.09mln -1.00 B. DIMENSIONS ARE IN MILLIMETERS. C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLDS FLASH, AND TIE BAR EXTRUSIONS. DETAIL A D. DIMENSIONS AND TOLERANCES PER ANSI Y14.5M, 1982. 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC20 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N20A ### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com